| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.sha3pad_assert_cov_if | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.24 | 96.27 | 93.33 | 100.00 | 100.00 | 93.85 | 100.00 | dut![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Attempted | Percent | Succeeded/Matched | Percent | |
|---|---|---|---|---|---|
| Assertions | 2 | 2 | 100.00 | 2 | 100.00 |
| Cover properties | 0 | 0 | 0 | ||
| Cover sequences | 0 | 0 | 0 | ||
| Total | 2 | 2 | 100.00 | 2 | 100.00 |
| Name | Attempts | Real Successes | Failures | Incomplete |
| ProcessToRun_A | 528320725 | 54403 | 0 | 0 |
| RunThenComplete_M | 528320725 | 694127 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 528320725 | 54403 | 0 | 0 |
| T1 | 9842 | 3 | 0 | 0 |
| T2 | 2822 | 3 | 0 | 0 |
| T3 | 9295 | 1 | 0 | 0 |
| T4 | 66976 | 12 | 0 | 0 |
| T11 | 87537 | 12 | 0 | 0 |
| T12 | 72690 | 73 | 0 | 0 |
| T13 | 87420 | 13 | 0 | 0 |
| T14 | 23502 | 11 | 0 | 0 |
| T15 | 3163 | 3 | 0 | 0 |
| T16 | 0 | 137 | 0 | 0 |
| T17 | 1353 | 0 | 0 | 0 |
| Name | Attempts | Real Successes | Failures | Incomplete |
|---|---|---|---|---|
| Total | 528320725 | 694127 | 0 | 0 |
| T1 | 9842 | 11 | 0 | 0 |
| T2 | 2822 | 10 | 0 | 0 |
| T3 | 9295 | 4 | 0 | 0 |
| T4 | 66976 | 64 | 0 | 0 |
| T11 | 87537 | 36 | 0 | 0 |
| T12 | 72690 | 74 | 0 | 0 |
| T13 | 87420 | 76 | 0 | 0 |
| T14 | 23502 | 45 | 0 | 0 |
| T15 | 3163 | 11 | 0 | 0 |
| T16 | 0 | 138 | 0 | 0 |
| T17 | 1353 | 0 | 0 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |