| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 588 | 5 | 10 |
| Category 0 | 588 | 5 | 10 |
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 588 | 5 | 10 |
| Severity 0 | 588 | 5 | 10 |
| NUMBER | PERCENT | |
| Total Number | 588 | 100.00 |
| Uncovered | 7 | 1.19 |
| Success | 581 | 98.81 |
| Failure | 0 | 0.00 |
| Incomplete | 4 | 0.68 |
| Without Attempts | 0 | 0.00 |
| NUMBER | PERCENT | |
| Total Number | 10 | 100.00 |
| Uncovered | 0 | 0.00 |
| All Matches | 10 | 100.00 |
| First Matches | 10 | 100.00 |
| NUMBER | PERCENT | |
| Total Number | 5 | 100.00 |
| Uncovered | 0 | 0.00 |
| Matches | 5 | 100.00 |
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
| tb.dut.u_kmac_core.ProcessLatchedCleared_A | 0 | 0 | 528320725 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.rvalidHighReqFifoEmpty | 0 | 0 | 528320725 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.rvalidHighWhenRspFifoFull | 0 | 0 | 528320725 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.DataKnown_A | 0 | 0 | 528320725 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 528320725 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.DataKnown_A | 0 | 0 | 528320725 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 528320725 | 0 | 0 | 0 |
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
| tb.dut.u_msgfifo.u_packer.DataIStable_M | 0 | 0 | 528320725 | 133802 | 0 | 664 | |
| tb.dut.u_msgfifo.u_packer.DataOStableWhenPending_A | 0 | 0 | 528320725 | 105804 | 0 | 664 | |
| tb.dut.u_msgfifo.u_packer.FlushFollowedByDone_A | 0 | 0 | 528320725 | 54405 | 0 | 664 | |
| tb.dut.u_prim_lc_sync.gen_flops.OutputDelay_A | 0 | 0 | 528320725 | 528184887 | 0 | 1992 |
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 529740198 | 725890 | 725890 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 529740198 | 46 | 46 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 529740198 | 46 | 46 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 529740198 | 44 | 44 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 529740198 | 15 | 15 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 529740198 | 27 | 27 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 529740198 | 20 | 20 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 529740198 | 9877 | 9877 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 529740198 | 8306136 | 8306136 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 529740198 | 44246678 | 44246678 | 857 |
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 529740198 | 725890 | 725890 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 529740198 | 46 | 46 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 529740198 | 46 | 46 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 529740198 | 44 | 44 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 529740198 | 15 | 15 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 529740198 | 27 | 27 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 529740198 | 20 | 20 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 529740198 | 9877 | 9877 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 529740198 | 8306136 | 8306136 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 529740198 | 44246678 | 44246678 | 857 |
| COVER PROPERTIES | CATEGORY | SEVERITY | ATTEMPTS | MATCHES | INCOMPLETE | SRC |
| tb.dut.u_app_intf.AppIntfUseDifferentSizeKey_C | 0 | 0 | 528320725 | 2618 | 0 | |
| tb.dut.u_sha3.u_pad.StComplete_C | 0 | 0 | 528320725 | 1360053 | 0 | |
| tb.dut.u_sha3.u_pad.StMessageFeed_C | 0 | 0 | 528320725 | 389723693 | 0 | |
| tb.dut.u_sha3.u_pad.StPadSendMsg_C | 0 | 0 | 528320725 | 557293 | 0 | |
| tb.dut.u_sha3.u_pad.StPad_C | 0 | 0 | 528320725 | 52128 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |