Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sha3pad_assert_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_10_11/kmac_unmasked-sim-vcs/default/sim-vcs/../src/lowrisc_dv_kmac_cov_0/sha3pad_assert_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.sha3pad_assert_cov_if 100.00 100.00



Module Instance : tb.dut.sha3pad_assert_cov_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.24 96.27 93.33 100.00 100.00 93.85 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : sha3pad_assert_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
ProcessToRun_A 524936177 56077 0 0
RunThenComplete_M 524936177 729703 0 0


ProcessToRun_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524936177 56077 0 0
T1 8363 6 0 0
T2 6202 3 0 0
T3 3119 3 0 0
T4 4256 0 0 0
T12 136093 16 0 0
T13 16211 2 0 0
T14 35032 4 0 0
T15 8452 19 0 0
T16 116057 105 0 0
T17 0 3 0 0
T18 0 6 0 0
T19 1511 0 0 0

RunThenComplete_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 524936177 729703 0 0
T1 8363 18 0 0
T2 6202 10 0 0
T3 3119 10 0 0
T4 4256 1 0 0
T12 136093 48 0 0
T13 16211 10 0 0
T14 35032 24 0 0
T15 8452 57 0 0
T16 116057 106 0 0
T17 0 10 0 0
T19 1511 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%