| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 603 | 5 | 10 |
| Category 0 | 603 | 5 | 10 |
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 603 | 5 | 10 |
| Severity 0 | 603 | 5 | 10 |
| NUMBER | PERCENT | |
| Total Number | 603 | 100.00 |
| Uncovered | 6 | 1.00 |
| Success | 597 | 99.00 |
| Failure | 0 | 0.00 |
| Incomplete | 4 | 0.66 |
| Without Attempts | 0 | 0.00 |
| NUMBER | PERCENT | |
| Total Number | 10 | 100.00 |
| Uncovered | 0 | 0.00 |
| All Matches | 10 | 100.00 |
| First Matches | 10 | 100.00 |
| NUMBER | PERCENT | |
| Total Number | 5 | 100.00 |
| Uncovered | 0 | 0.00 |
| Matches | 5 | 100.00 |
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
| tb.dut.u_tlul_adapter_msgfifo.rvalidHighReqFifoEmpty | 0 | 0 | 524936177 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.rvalidHighWhenRspFifoFull | 0 | 0 | 524936177 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.DataKnown_A | 0 | 0 | 524936177 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 524936177 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.DataKnown_A | 0 | 0 | 524936177 | 0 | 0 | 0 | |
| tb.dut.u_tlul_adapter_msgfifo.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth | 0 | 0 | 524936177 | 0 | 0 | 0 |
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
| tb.dut.u_msgfifo.u_packer.DataIStable_M | 0 | 0 | 524936177 | 121369 | 0 | 706 | |
| tb.dut.u_msgfifo.u_packer.DataOStableWhenPending_A | 0 | 0 | 524936177 | 100107 | 0 | 706 | |
| tb.dut.u_msgfifo.u_packer.FlushFollowedByDone_A | 0 | 0 | 524936177 | 56077 | 0 | 706 | |
| tb.dut.u_prim_lc_sync.gen_flops.OutputDelay_A | 0 | 0 | 524936177 | 524790615 | 0 | 2118 |
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 526307053 | 700168 | 700168 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 526307053 | 34 | 34 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 526307053 | 34 | 34 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 526307053 | 32 | 32 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 526307053 | 21 | 21 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 526307053 | 18 | 18 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 526307053 | 13 | 13 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 526307053 | 11567 | 11567 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 526307053 | 8740550 | 8740550 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 526307053 | 41239604 | 41239604 | 896 |
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 526307053 | 700168 | 700168 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 526307053 | 34 | 34 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 526307053 | 34 | 34 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 526307053 | 32 | 32 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 526307053 | 21 | 21 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 526307053 | 18 | 18 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 526307053 | 13 | 13 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 526307053 | 11567 | 11567 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 526307053 | 8740550 | 8740550 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 526307053 | 41239604 | 41239604 | 896 |
| COVER PROPERTIES | CATEGORY | SEVERITY | ATTEMPTS | MATCHES | INCOMPLETE | SRC |
| tb.dut.u_app_intf.AppIntfUseDifferentSizeKey_C | 0 | 0 | 524936177 | 2854 | 0 | |
| tb.dut.u_sha3.u_pad.StComplete_C | 0 | 0 | 524936177 | 1401925 | 0 | |
| tb.dut.u_sha3.u_pad.StMessageFeed_C | 0 | 0 | 524936177 | 387754399 | 0 | |
| tb.dut.u_sha3.u_pad.StPadSendMsg_C | 0 | 0 | 524936177 | 581543 | 0 | |
| tb.dut.u_sha3.u_pad.StPad_C | 0 | 0 | 524936177 | 53836 | 0 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |