Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
84025570 |
84023980 |
0 |
0 |
selKnown1 |
145285385 |
145283795 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84025570 |
84023980 |
0 |
0 |
T1 |
19 |
18 |
0 |
0 |
T2 |
50183 |
50181 |
0 |
0 |
T3 |
19 |
17 |
0 |
0 |
T4 |
54858 |
54856 |
0 |
0 |
T5 |
0 |
135535 |
0 |
0 |
T6 |
0 |
71349 |
0 |
0 |
T7 |
0 |
71349 |
0 |
0 |
T9 |
62 |
60 |
0 |
0 |
T10 |
2 |
0 |
0 |
0 |
T11 |
74 |
72 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
2 |
0 |
0 |
0 |
T14 |
2 |
0 |
0 |
0 |
T15 |
0 |
135535 |
0 |
0 |
T19 |
0 |
18 |
0 |
0 |
T20 |
1 |
5 |
0 |
0 |
T21 |
0 |
72 |
0 |
0 |
T23 |
0 |
60 |
0 |
0 |
T25 |
0 |
50164 |
0 |
0 |
T26 |
0 |
135535 |
0 |
0 |
T27 |
0 |
54844 |
0 |
0 |
T28 |
0 |
181097 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145285385 |
145283795 |
0 |
0 |
T1 |
8921 |
8920 |
0 |
0 |
T2 |
75534 |
75533 |
0 |
0 |
T3 |
16312 |
16311 |
0 |
0 |
T4 |
83514 |
83513 |
0 |
0 |
T6 |
5 |
4 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T9 |
35018 |
35017 |
0 |
0 |
T10 |
918 |
917 |
0 |
0 |
T11 |
54803 |
54802 |
0 |
0 |
T12 |
918 |
917 |
0 |
0 |
T13 |
918 |
917 |
0 |
0 |
T14 |
918 |
917 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
83981855 |
83981060 |
0 |
0 |
selKnown1 |
145284390 |
145283595 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
83981855 |
83981060 |
0 |
0 |
T2 |
50165 |
50164 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
54845 |
54844 |
0 |
0 |
T5 |
0 |
135535 |
0 |
0 |
T6 |
0 |
71349 |
0 |
0 |
T7 |
0 |
71349 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
0 |
135535 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T25 |
0 |
50164 |
0 |
0 |
T26 |
0 |
135535 |
0 |
0 |
T27 |
0 |
54844 |
0 |
0 |
T28 |
0 |
181097 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145284390 |
145283595 |
0 |
0 |
T1 |
8921 |
8920 |
0 |
0 |
T2 |
75534 |
75533 |
0 |
0 |
T3 |
16312 |
16311 |
0 |
0 |
T4 |
83514 |
83513 |
0 |
0 |
T9 |
35018 |
35017 |
0 |
0 |
T10 |
918 |
917 |
0 |
0 |
T11 |
54803 |
54802 |
0 |
0 |
T12 |
918 |
917 |
0 |
0 |
T13 |
918 |
917 |
0 |
0 |
T14 |
918 |
917 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
43715 |
42920 |
0 |
0 |
selKnown1 |
995 |
200 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43715 |
42920 |
0 |
0 |
T1 |
19 |
18 |
0 |
0 |
T2 |
18 |
17 |
0 |
0 |
T3 |
18 |
17 |
0 |
0 |
T4 |
13 |
12 |
0 |
0 |
T9 |
61 |
60 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
73 |
72 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T19 |
0 |
18 |
0 |
0 |
T20 |
0 |
5 |
0 |
0 |
T21 |
0 |
72 |
0 |
0 |
T23 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
995 |
200 |
0 |
0 |
T6 |
5 |
4 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |