Line Coverage for Module :
lc_ctrl_kmac_if
| Line No. | Total | Covered | Percent |
TOTAL | | 41 | 41 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
ALWAYS | 88 | 8 | 8 | 100.00 |
CONT_ASSIGN | 102 | 1 | 1 | 100.00 |
CONT_ASSIGN | 103 | 1 | 1 | 100.00 |
CONT_ASSIGN | 104 | 1 | 1 | 100.00 |
CONT_ASSIGN | 107 | 1 | 1 | 100.00 |
ALWAYS | 159 | 21 | 21 | 100.00 |
ALWAYS | 203 | 3 | 3 | 100.00 |
ALWAYS | 206 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_lc_ctrl_0.1/rtl/lc_ctrl_kmac_if.sv' or '../src/lowrisc_ip_lc_ctrl_0.1/rtl/lc_ctrl_kmac_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
90 |
1 |
1 |
91 |
1 |
1 |
93 |
1 |
1 |
95 |
1 |
1 |
96 |
1 |
1 |
97 |
1 |
1 |
|
|
|
MISSING_ELSE |
102 |
1 |
1 |
103 |
1 |
1 |
104 |
1 |
1 |
107 |
1 |
1 |
159 |
1 |
1 |
160 |
1 |
1 |
161 |
1 |
1 |
162 |
1 |
1 |
164 |
1 |
1 |
168 |
1 |
1 |
169 |
1 |
1 |
170 |
1 |
1 |
171 |
1 |
1 |
172 |
1 |
1 |
173 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
179 |
1 |
1 |
180 |
1 |
1 |
181 |
1 |
1 |
182 |
1 |
1 |
183 |
1 |
1 |
184 |
1 |
1 |
|
|
|
MISSING_ELSE |
189 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
|
|
|
MISSING_ELSE |
196 |
1 |
1 |
203 |
3 |
3 |
206 |
1 |
1 |
207 |
1 |
1 |
209 |
1 |
1 |
Cond Coverage for Module :
lc_ctrl_kmac_if
| Total | Covered | Percent |
Conditions | 6 | 6 | 100.00 |
Logical | 6 | 6 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 95
EXPRESSION (token_hash_req_i && token_hash_ack_d)
--------1------- --------2-------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T50,T63 |
1 | 0 | Covered | T2,T3,T11 |
1 | 1 | Covered | T2,T3,T11 |
LINE 107
EXPRESSION (token_hash_req_i & ((~token_hash_ack_q)))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T11 |
1 | 1 | Covered | T2,T3,T11 |
FSM Coverage for Module :
lc_ctrl_kmac_if
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DoneSt |
191 |
Covered |
T2,T3,T11 |
FirstSt |
203 |
Covered |
T1,T2,T3 |
SecondSt |
173 |
Covered |
T2,T3,T11 |
WaitSt |
184 |
Covered |
T2,T3,T11 |
transitions | Line No. | Covered | Tests |
DoneSt->FirstSt |
203 |
Covered |
T2,T3,T11 |
FirstSt->SecondSt |
173 |
Covered |
T2,T3,T11 |
SecondSt->FirstSt |
203 |
Covered |
T220 |
SecondSt->WaitSt |
184 |
Covered |
T2,T3,T11 |
WaitSt->DoneSt |
191 |
Covered |
T2,T3,T11 |
WaitSt->FirstSt |
203 |
Covered |
T19,T20,T195 |
Branch Coverage for Module :
lc_ctrl_kmac_if
| Line No. | Total | Covered | Percent |
Branches |
|
16 |
16 |
100.00 |
IF |
88 |
3 |
3 |
100.00 |
CASE |
164 |
9 |
9 |
100.00 |
IF |
203 |
2 |
2 |
100.00 |
IF |
206 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_lc_ctrl_0.1/rtl/lc_ctrl_kmac_if.sv' or '../src/lowrisc_ip_lc_ctrl_0.1/rtl/lc_ctrl_kmac_if.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 if ((!rst_ni))
-2-: 95 if ((token_hash_req_i && token_hash_ack_d))
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T11 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 164 case (state_q)
-2-: 168 if (kmac_req)
-3-: 172 if (kmac_data_i.ready)
-4-: 183 if (kmac_data_i.ready)
-5-: 189 if (kmac_data_i.done)
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
FirstSt |
1 |
1 |
- |
- |
Covered |
T2,T3,T11 |
FirstSt |
1 |
0 |
- |
- |
Covered |
T2,T11,T12 |
FirstSt |
0 |
- |
- |
- |
Covered |
T1,T2,T3 |
SecondSt |
- |
- |
1 |
- |
Covered |
T2,T3,T11 |
SecondSt |
- |
- |
0 |
- |
Covered |
T2,T11,T12 |
WaitSt |
- |
- |
- |
1 |
Covered |
T2,T3,T11 |
WaitSt |
- |
- |
- |
0 |
Covered |
T2,T3,T11 |
DoneSt |
- |
- |
- |
- |
Covered |
T2,T3,T11 |
default |
- |
- |
- |
- |
Covered |
T1,T2,T19 |
LineNo. Expression
-1-: 203 if ((!rst_kmac_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 206 if ((!rst_kmac_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
lc_ctrl_kmac_if
Assertion Details
DataStable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
199254926 |
78197529 |
0 |
0 |
T2 |
38623 |
261 |
0 |
0 |
T3 |
19415 |
312 |
0 |
0 |
T4 |
61456 |
0 |
0 |
0 |
T10 |
6471 |
0 |
0 |
0 |
T11 |
5760 |
712 |
0 |
0 |
T12 |
9056 |
741 |
0 |
0 |
T13 |
2165 |
0 |
0 |
0 |
T14 |
27114 |
146 |
0 |
0 |
T15 |
1658 |
0 |
0 |
0 |
T16 |
1995 |
889 |
0 |
0 |
T43 |
0 |
568 |
0 |
0 |
T44 |
0 |
21775 |
0 |
0 |
T45 |
0 |
76 |
0 |
0 |
T47 |
0 |
40 |
0 |
0 |
u_state_regs_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
194103528 |
185911409 |
0 |
0 |
T1 |
266102 |
259301 |
0 |
0 |
T2 |
35018 |
34170 |
0 |
0 |
T3 |
19415 |
15739 |
0 |
0 |
T4 |
61456 |
61357 |
0 |
0 |
T10 |
6471 |
5197 |
0 |
0 |
T11 |
5760 |
4351 |
0 |
0 |
T12 |
9056 |
7786 |
0 |
0 |
T13 |
2165 |
1780 |
0 |
0 |
T14 |
27114 |
26032 |
0 |
0 |
T15 |
1658 |
1577 |
0 |
0 |