Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
| clk1_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
77691020 |
77689376 |
0 |
0 |
|
selKnown1 |
107275244 |
107273600 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
77691020 |
77689376 |
0 |
0 |
| T1 |
13 |
12 |
0 |
0 |
| T2 |
45942 |
45940 |
0 |
0 |
| T3 |
97 |
95 |
0 |
0 |
| T4 |
184852 |
184850 |
0 |
0 |
| T5 |
59940 |
59938 |
0 |
0 |
| T6 |
0 |
70994 |
0 |
0 |
| T9 |
76 |
74 |
0 |
0 |
| T10 |
86 |
84 |
0 |
0 |
| T11 |
102 |
100 |
0 |
0 |
| T12 |
2 |
0 |
0 |
0 |
| T13 |
93 |
91 |
0 |
0 |
| T15 |
0 |
693323 |
0 |
0 |
| T18 |
0 |
61868 |
0 |
0 |
| T19 |
0 |
9 |
0 |
0 |
| T20 |
0 |
285107 |
0 |
0 |
| T21 |
0 |
221035 |
0 |
0 |
| T22 |
0 |
52267 |
0 |
0 |
| T23 |
0 |
363843 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
107275244 |
107273600 |
0 |
0 |
| T1 |
7348 |
7347 |
0 |
0 |
| T2 |
33891 |
33890 |
0 |
0 |
| T3 |
51004 |
51003 |
0 |
0 |
| T4 |
396227 |
396226 |
0 |
0 |
| T5 |
48512 |
48511 |
0 |
0 |
| T6 |
5 |
4 |
0 |
0 |
| T7 |
0 |
5 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T9 |
33555 |
33554 |
0 |
0 |
| T10 |
35526 |
35525 |
0 |
0 |
| T11 |
49902 |
49901 |
0 |
0 |
| T12 |
1170 |
1169 |
0 |
0 |
| T13 |
37502 |
37501 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
4 |
0 |
0 |
| T28 |
0 |
3 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
0 |
4 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
77633599 |
77632777 |
0 |
0 |
|
selKnown1 |
107274294 |
107273472 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
77633599 |
77632777 |
0 |
0 |
| T2 |
45930 |
45929 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
184519 |
184518 |
0 |
0 |
| T5 |
59925 |
59924 |
0 |
0 |
| T6 |
0 |
70994 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T15 |
0 |
693323 |
0 |
0 |
| T18 |
0 |
61868 |
0 |
0 |
| T20 |
0 |
285107 |
0 |
0 |
| T21 |
0 |
221035 |
0 |
0 |
| T22 |
0 |
52267 |
0 |
0 |
| T23 |
0 |
363843 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
107274294 |
107273472 |
0 |
0 |
| T1 |
7348 |
7347 |
0 |
0 |
| T2 |
33891 |
33890 |
0 |
0 |
| T3 |
51004 |
51003 |
0 |
0 |
| T4 |
396227 |
396226 |
0 |
0 |
| T5 |
48512 |
48511 |
0 |
0 |
| T9 |
33555 |
33554 |
0 |
0 |
| T10 |
35526 |
35525 |
0 |
0 |
| T11 |
49902 |
49901 |
0 |
0 |
| T12 |
1170 |
1169 |
0 |
0 |
| T13 |
37502 |
37501 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
57421 |
56599 |
0 |
0 |
|
selKnown1 |
950 |
128 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
57421 |
56599 |
0 |
0 |
| T1 |
13 |
12 |
0 |
0 |
| T2 |
12 |
11 |
0 |
0 |
| T3 |
96 |
95 |
0 |
0 |
| T4 |
333 |
332 |
0 |
0 |
| T5 |
15 |
14 |
0 |
0 |
| T9 |
75 |
74 |
0 |
0 |
| T10 |
85 |
84 |
0 |
0 |
| T11 |
101 |
100 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
92 |
91 |
0 |
0 |
| T19 |
0 |
9 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
950 |
128 |
0 |
0 |
| T6 |
5 |
4 |
0 |
0 |
| T7 |
0 |
5 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
4 |
0 |
0 |
| T28 |
0 |
3 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
0 |
4 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |