Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
| clk1_i |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
93302170 |
93300526 |
0 |
0 |
|
selKnown1 |
123686678 |
123685034 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93302170 |
93300526 |
0 |
0 |
| T1 |
13 |
12 |
0 |
0 |
| T2 |
66533 |
66531 |
0 |
0 |
| T3 |
15356 |
15354 |
0 |
0 |
| T4 |
37862 |
37860 |
0 |
0 |
| T5 |
0 |
4015 |
0 |
0 |
| T8 |
2 |
0 |
0 |
0 |
| T9 |
81 |
79 |
0 |
0 |
| T10 |
2 |
0 |
0 |
0 |
| T11 |
21 |
19 |
0 |
0 |
| T12 |
66 |
64 |
0 |
0 |
| T13 |
94 |
92 |
0 |
0 |
| T14 |
0 |
244403 |
0 |
0 |
| T15 |
0 |
278244 |
0 |
0 |
| T17 |
0 |
314372 |
0 |
0 |
| T20 |
1 |
55 |
0 |
0 |
| T21 |
0 |
53 |
0 |
0 |
| T24 |
0 |
13086 |
0 |
0 |
| T25 |
0 |
22657 |
0 |
0 |
| T26 |
0 |
270058 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
123686678 |
123685034 |
0 |
0 |
| T1 |
9697 |
9696 |
0 |
0 |
| T2 |
57536 |
57535 |
0 |
0 |
| T3 |
13480 |
13478 |
0 |
0 |
| T4 |
30430 |
30428 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T8 |
2563 |
2561 |
0 |
0 |
| T9 |
24743 |
24741 |
0 |
0 |
| T10 |
883 |
881 |
0 |
0 |
| T11 |
6853 |
6851 |
0 |
0 |
| T12 |
35878 |
35876 |
0 |
0 |
| T13 |
42639 |
42637 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T27 |
0 |
4 |
0 |
0 |
| T28 |
0 |
4 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
0 |
4 |
0 |
0 |
| T31 |
0 |
3 |
0 |
0 |
| T32 |
0 |
2 |
0 |
0 |
| T33 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T3,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T3,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
93240205 |
93239383 |
0 |
0 |
|
selKnown1 |
123685721 |
123684899 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93240205 |
93239383 |
0 |
0 |
| T2 |
66518 |
66517 |
0 |
0 |
| T3 |
15355 |
15354 |
0 |
0 |
| T4 |
37846 |
37845 |
0 |
0 |
| T5 |
0 |
4015 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
0 |
244316 |
0 |
0 |
| T15 |
0 |
278244 |
0 |
0 |
| T17 |
0 |
314372 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T24 |
0 |
13086 |
0 |
0 |
| T25 |
0 |
22657 |
0 |
0 |
| T26 |
0 |
270058 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
123685721 |
123684899 |
0 |
0 |
| T1 |
9697 |
9696 |
0 |
0 |
| T2 |
57536 |
57535 |
0 |
0 |
| T3 |
13478 |
13477 |
0 |
0 |
| T4 |
30429 |
30428 |
0 |
0 |
| T8 |
2562 |
2561 |
0 |
0 |
| T9 |
24742 |
24741 |
0 |
0 |
| T10 |
882 |
881 |
0 |
0 |
| T11 |
6852 |
6851 |
0 |
0 |
| T12 |
35877 |
35876 |
0 |
0 |
| T13 |
42638 |
42637 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
61965 |
61143 |
0 |
0 |
|
selKnown1 |
957 |
135 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
61965 |
61143 |
0 |
0 |
| T1 |
13 |
12 |
0 |
0 |
| T2 |
15 |
14 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
16 |
15 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
80 |
79 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
20 |
19 |
0 |
0 |
| T12 |
65 |
64 |
0 |
0 |
| T13 |
93 |
92 |
0 |
0 |
| T14 |
0 |
87 |
0 |
0 |
| T20 |
0 |
55 |
0 |
0 |
| T21 |
0 |
53 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
957 |
135 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T27 |
0 |
4 |
0 |
0 |
| T28 |
0 |
4 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
0 |
4 |
0 |
0 |
| T31 |
0 |
3 |
0 |
0 |
| T32 |
0 |
2 |
0 |
0 |
| T33 |
0 |
2 |
0 |
0 |