Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
85138978 |
85137368 |
0 |
0 |
selKnown1 |
104007844 |
104006234 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
85138978 |
85137368 |
0 |
0 |
T1 |
58 |
57 |
0 |
0 |
T2 |
3 |
2 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
61 |
60 |
0 |
0 |
T5 |
61081 |
61079 |
0 |
0 |
T6 |
54748 |
54746 |
0 |
0 |
T7 |
247048 |
247144 |
0 |
0 |
T8 |
77923 |
77922 |
0 |
0 |
T9 |
63253 |
63252 |
0 |
0 |
T10 |
0 |
119611 |
0 |
0 |
T12 |
79 |
78 |
0 |
0 |
T13 |
97 |
96 |
0 |
0 |
T14 |
64 |
62 |
0 |
0 |
T15 |
59 |
57 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T20 |
0 |
127077 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
0 |
25783 |
0 |
0 |
T25 |
0 |
333191 |
0 |
0 |
T26 |
0 |
436484 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104007844 |
104006234 |
0 |
0 |
T1 |
21277 |
21276 |
0 |
0 |
T2 |
1815 |
1814 |
0 |
0 |
T3 |
1038 |
1037 |
0 |
0 |
T4 |
24368 |
24367 |
0 |
0 |
T5 |
46341 |
46340 |
0 |
0 |
T6 |
78099 |
78098 |
0 |
0 |
T8 |
5 |
4 |
0 |
0 |
T9 |
5 |
4 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
26561 |
26560 |
0 |
0 |
T13 |
34389 |
34388 |
0 |
0 |
T14 |
27615 |
27614 |
0 |
0 |
T15 |
21991 |
21990 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
85083448 |
85082643 |
0 |
0 |
selKnown1 |
104006934 |
104006129 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
85083448 |
85082643 |
0 |
0 |
T5 |
61067 |
61066 |
0 |
0 |
T6 |
54736 |
54735 |
0 |
0 |
T7 |
247048 |
247047 |
0 |
0 |
T8 |
77923 |
77922 |
0 |
0 |
T9 |
63253 |
63252 |
0 |
0 |
T10 |
0 |
119611 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T20 |
0 |
127077 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
0 |
25783 |
0 |
0 |
T25 |
0 |
333191 |
0 |
0 |
T26 |
0 |
436484 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104006934 |
104006129 |
0 |
0 |
T1 |
21277 |
21276 |
0 |
0 |
T2 |
1815 |
1814 |
0 |
0 |
T3 |
1038 |
1037 |
0 |
0 |
T4 |
24368 |
24367 |
0 |
0 |
T5 |
46341 |
46340 |
0 |
0 |
T6 |
78099 |
78098 |
0 |
0 |
T12 |
26561 |
26560 |
0 |
0 |
T13 |
34389 |
34388 |
0 |
0 |
T14 |
27615 |
27614 |
0 |
0 |
T15 |
21991 |
21990 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
55530 |
54725 |
0 |
0 |
selKnown1 |
910 |
105 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
55530 |
54725 |
0 |
0 |
T1 |
58 |
57 |
0 |
0 |
T2 |
3 |
2 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
61 |
60 |
0 |
0 |
T5 |
14 |
13 |
0 |
0 |
T6 |
12 |
11 |
0 |
0 |
T7 |
0 |
97 |
0 |
0 |
T12 |
79 |
78 |
0 |
0 |
T13 |
97 |
96 |
0 |
0 |
T14 |
63 |
62 |
0 |
0 |
T15 |
58 |
57 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
910 |
105 |
0 |
0 |
T8 |
5 |
4 |
0 |
0 |
T9 |
5 |
4 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |