| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 392 | 0 | 10 | 
| Category 0 | 392 | 0 | 10 | 
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 392 | 0 | 10 | 
| Severity 0 | 392 | 0 | 10 | 
| NUMBER | PERCENT | |
| Total Number | 392 | 100.00 | 
| Uncovered | 5 | 1.28 | 
| Success | 387 | 98.72 | 
| Failure | 0 | 0.00 | 
| Incomplete | 7 | 1.79 | 
| Without Attempts | 0 | 0.00 | 
| NUMBER | PERCENT | |
| Total Number | 10 | 100.00 | 
| Uncovered | 0 | 0.00 | 
| All Matches | 10 | 100.00 | 
| First Matches | 10 | 100.00 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| tb.dut.FpvSecCmCtrlKmacIfFsmCheck_A | 0 | 0 | 101644618 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmCtrlLcCntCheck_A | 0 | 0 | 96803516 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmCtrlLcFsmCheck_A | 0 | 0 | 101662763 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmTapRegWeOnehotCheck_A | 0 | 0 | 104006934 | 0 | 0 | 0 | |
| tb.dut.u_lc_ctrl_fsm.SecCmCFILinear_A | 0 | 0 | 104006934 | 0 | 0 | 2100 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| tb.dut.u_lc_ctrl_fsm.ClkBypStaysOnOnceAsserted_A | 0 | 0 | 104006934 | 4869902 | 0 | 63 | |
| tb.dut.u_lc_ctrl_fsm.EscStaysOnOnceAsserted_A | 0 | 0 | 104006934 | 16431650 | 0 | 5 | |
| tb.dut.u_lc_ctrl_fsm.FlashRmaStaysOnOnceAsserted_A | 0 | 0 | 104006934 | 596852 | 0 | 11 | |
| tb.dut.u_lc_ctrl_fsm.SecCmCFILinear_A | 0 | 0 | 104006934 | 0 | 0 | 2100 | |
| tb.dut.u_lc_ctrl_fsm.gen_syncs[0].u_prim_lc_sync_flash_rma_ack.gen_flops.OutputDelay_A | 0 | 0 | 103728268 | 99446995 | 0 | 2403 | |
| tb.dut.u_lc_ctrl_fsm.gen_syncs[1].u_prim_lc_sync_flash_rma_ack.gen_flops.OutputDelay_A | 0 | 0 | 103728268 | 99446995 | 0 | 2403 | |
| tb.dut.u_lc_ctrl_fsm.u_prim_lc_sync_clk_byp_ack.gen_flops.OutputDelay_A | 0 | 0 | 103776662 | 99498185 | 0 | 2382 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 106762907 | 781 | 781 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 106762907 | 57 | 57 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 106762907 | 58 | 58 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 106762907 | 26 | 26 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 106762907 | 21 | 21 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 106762907 | 19 | 19 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 106762907 | 29 | 29 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 106762907 | 3279 | 3279 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 106762907 | 10278 | 10278 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 106762907 | 693831 | 693831 | 300 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 106762907 | 781 | 781 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 106762907 | 57 | 57 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 106762907 | 58 | 58 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 106762907 | 26 | 26 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 106762907 | 21 | 21 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 106762907 | 19 | 19 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 106762907 | 29 | 29 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 106762907 | 3279 | 3279 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 106762907 | 10278 | 10278 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 106762907 | 693831 | 693831 | 300 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |