Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
80621260 |
80619654 |
0 |
0 |
selKnown1 |
96075720 |
96074114 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80621260 |
80619654 |
0 |
0 |
T1 |
990403 |
990401 |
0 |
0 |
T2 |
44545 |
44543 |
0 |
0 |
T3 |
69 |
67 |
0 |
0 |
T4 |
145515 |
145514 |
0 |
0 |
T5 |
0 |
8668 |
0 |
0 |
T9 |
98 |
96 |
0 |
0 |
T10 |
98 |
96 |
0 |
0 |
T11 |
17 |
15 |
0 |
0 |
T12 |
91 |
89 |
0 |
0 |
T13 |
2 |
0 |
0 |
0 |
T14 |
657289 |
657287 |
0 |
0 |
T17 |
0 |
89 |
0 |
0 |
T18 |
0 |
11656 |
0 |
0 |
T19 |
0 |
64046 |
0 |
0 |
T20 |
0 |
13250 |
0 |
0 |
T21 |
0 |
251818 |
0 |
0 |
T22 |
0 |
449456 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96075720 |
96074114 |
0 |
0 |
T1 |
153151 |
153151 |
0 |
0 |
T2 |
65116 |
65115 |
0 |
0 |
T3 |
24697 |
24696 |
0 |
0 |
T4 |
166728 |
166728 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
35673 |
35672 |
0 |
0 |
T10 |
28517 |
28516 |
0 |
0 |
T11 |
3938 |
3937 |
0 |
0 |
T12 |
35398 |
35397 |
0 |
0 |
T13 |
1479 |
1478 |
0 |
0 |
T14 |
137237 |
137237 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
80567196 |
80566393 |
0 |
0 |
selKnown1 |
96074805 |
96074002 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80567196 |
80566393 |
0 |
0 |
T1 |
989904 |
989903 |
0 |
0 |
T2 |
44530 |
44529 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
144805 |
144805 |
0 |
0 |
T5 |
0 |
8668 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
656762 |
656761 |
0 |
0 |
T18 |
0 |
11656 |
0 |
0 |
T19 |
0 |
64046 |
0 |
0 |
T20 |
0 |
13250 |
0 |
0 |
T21 |
0 |
251818 |
0 |
0 |
T22 |
0 |
449456 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96074805 |
96074002 |
0 |
0 |
T1 |
153151 |
153151 |
0 |
0 |
T2 |
65116 |
65115 |
0 |
0 |
T3 |
24697 |
24696 |
0 |
0 |
T4 |
166728 |
166728 |
0 |
0 |
T9 |
35673 |
35672 |
0 |
0 |
T10 |
28517 |
28516 |
0 |
0 |
T11 |
3938 |
3937 |
0 |
0 |
T12 |
35398 |
35397 |
0 |
0 |
T13 |
1479 |
1478 |
0 |
0 |
T14 |
137237 |
137237 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
54064 |
53261 |
0 |
0 |
selKnown1 |
915 |
112 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54064 |
53261 |
0 |
0 |
T1 |
499 |
498 |
0 |
0 |
T2 |
15 |
14 |
0 |
0 |
T3 |
68 |
67 |
0 |
0 |
T4 |
710 |
709 |
0 |
0 |
T9 |
97 |
96 |
0 |
0 |
T10 |
97 |
96 |
0 |
0 |
T11 |
16 |
15 |
0 |
0 |
T12 |
90 |
89 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
527 |
526 |
0 |
0 |
T17 |
0 |
89 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
915 |
112 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |