ASSERT | PROPERTIES | SEQUENCES | |
Total | 392 | 0 | 10 |
Category 0 | 392 | 0 | 10 |
ASSERT | PROPERTIES | SEQUENCES | |
Total | 392 | 0 | 10 |
Severity 0 | 392 | 0 | 10 |
NUMBER | PERCENT | |
Total Number | 392 | 100.00 |
Uncovered | 5 | 1.28 |
Success | 387 | 98.72 |
Failure | 0 | 0.00 |
Incomplete | 7 | 1.79 |
Without Attempts | 0 | 0.00 |
NUMBER | PERCENT | |
Total Number | 10 | 100.00 |
Uncovered | 0 | 0.00 |
All Matches | 10 | 100.00 |
First Matches | 10 | 100.00 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.FpvSecCmCtrlKmacIfFsmCheck_A | 0 | 0 | 90568369 | 0 | 0 | 0 | |
tb.dut.FpvSecCmCtrlLcFsmCheck_A | 0 | 0 | 90529749 | 0 | 0 | 0 | |
tb.dut.FpvSecCmCtrlLcStateCheck_A | 0 | 0 | 87564836 | 0 | 0 | 0 | |
tb.dut.FpvSecCmTapRegWeOnehotCheck_A | 0 | 0 | 93083884 | 0 | 0 | 0 | |
tb.dut.u_lc_ctrl_fsm.SecCmCFILinear_A | 0 | 0 | 93083884 | 0 | 0 | 2088 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_lc_ctrl_fsm.ClkBypStaysOnOnceAsserted_A | 0 | 0 | 93083884 | 4253286 | 0 | 74 | |
tb.dut.u_lc_ctrl_fsm.EscStaysOnOnceAsserted_A | 0 | 0 | 93083884 | 18194115 | 0 | 13 | |
tb.dut.u_lc_ctrl_fsm.FlashRmaStaysOnOnceAsserted_A | 0 | 0 | 93083884 | 589905 | 0 | 13 | |
tb.dut.u_lc_ctrl_fsm.SecCmCFILinear_A | 0 | 0 | 93083884 | 0 | 0 | 2088 | |
tb.dut.u_lc_ctrl_fsm.gen_syncs[0].u_prim_lc_sync_flash_rma_ack.gen_flops.OutputDelay_A | 0 | 0 | 92771576 | 88791027 | 0 | 2400 | |
tb.dut.u_lc_ctrl_fsm.gen_syncs[1].u_prim_lc_sync_flash_rma_ack.gen_flops.OutputDelay_A | 0 | 0 | 92771576 | 88791027 | 0 | 2400 | |
tb.dut.u_lc_ctrl_fsm.u_prim_lc_sync_clk_byp_ack.gen_flops.OutputDelay_A | 0 | 0 | 92808390 | 88833464 | 0 | 2394 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 95491428 | 1096 | 1096 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 95491428 | 80 | 80 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 95491428 | 81 | 81 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 95491428 | 43 | 43 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 95491428 | 28 | 28 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 95491428 | 33 | 33 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 95491428 | 55 | 55 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 95491428 | 3615 | 3615 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 95491428 | 9998 | 9998 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 95491428 | 773239 | 773239 | 297 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 95491428 | 1096 | 1096 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 95491428 | 80 | 80 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 95491428 | 81 | 81 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 95491428 | 43 | 43 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 95491428 | 28 | 28 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 95491428 | 33 | 33 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 95491428 | 55 | 55 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 95491428 | 3615 | 3615 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 95491428 | 9998 | 9998 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 95491428 | 773239 | 773239 | 297 |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |