Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
80207865 |
80206261 |
0 |
0 |
selKnown1 |
103311055 |
103309451 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80207865 |
80206261 |
0 |
0 |
T1 |
6 |
5 |
0 |
0 |
T2 |
69 |
68 |
0 |
0 |
T3 |
66 |
65 |
0 |
0 |
T4 |
606875 |
606873 |
0 |
0 |
T5 |
9595 |
9594 |
0 |
0 |
T6 |
24106 |
24105 |
0 |
0 |
T7 |
0 |
39910 |
0 |
0 |
T9 |
244884 |
244883 |
0 |
0 |
T10 |
99 |
98 |
0 |
0 |
T11 |
87 |
86 |
0 |
0 |
T12 |
73 |
71 |
0 |
0 |
T13 |
59 |
57 |
0 |
0 |
T14 |
8 |
6 |
0 |
0 |
T15 |
6 |
4 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
0 |
288675 |
0 |
0 |
T22 |
0 |
198133 |
0 |
0 |
T23 |
0 |
54022 |
0 |
0 |
T24 |
0 |
150336 |
0 |
0 |
T25 |
0 |
161017 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103311055 |
103309451 |
0 |
0 |
T1 |
2760 |
2759 |
0 |
0 |
T2 |
22897 |
22896 |
0 |
0 |
T3 |
34244 |
34243 |
0 |
0 |
T4 |
416397 |
416396 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
47108 |
47107 |
0 |
0 |
T11 |
33852 |
33851 |
0 |
0 |
T12 |
24810 |
24809 |
0 |
0 |
T13 |
25203 |
25202 |
0 |
0 |
T14 |
3353 |
3352 |
0 |
0 |
T15 |
19670 |
19669 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
80153394 |
80152592 |
0 |
0 |
selKnown1 |
103310143 |
103309341 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80153394 |
80152592 |
0 |
0 |
T4 |
606543 |
606542 |
0 |
0 |
T5 |
9595 |
9594 |
0 |
0 |
T6 |
24106 |
24105 |
0 |
0 |
T7 |
0 |
39910 |
0 |
0 |
T9 |
244884 |
244883 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
0 |
288675 |
0 |
0 |
T22 |
0 |
198133 |
0 |
0 |
T23 |
0 |
54022 |
0 |
0 |
T24 |
0 |
150336 |
0 |
0 |
T25 |
0 |
161017 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103310143 |
103309341 |
0 |
0 |
T1 |
2760 |
2759 |
0 |
0 |
T2 |
22897 |
22896 |
0 |
0 |
T3 |
34244 |
34243 |
0 |
0 |
T4 |
416397 |
416396 |
0 |
0 |
T10 |
47108 |
47107 |
0 |
0 |
T11 |
33852 |
33851 |
0 |
0 |
T12 |
24810 |
24809 |
0 |
0 |
T13 |
25203 |
25202 |
0 |
0 |
T14 |
3353 |
3352 |
0 |
0 |
T15 |
19670 |
19669 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
54471 |
53669 |
0 |
0 |
selKnown1 |
912 |
110 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54471 |
53669 |
0 |
0 |
T1 |
6 |
5 |
0 |
0 |
T2 |
69 |
68 |
0 |
0 |
T3 |
66 |
65 |
0 |
0 |
T4 |
332 |
331 |
0 |
0 |
T10 |
99 |
98 |
0 |
0 |
T11 |
87 |
86 |
0 |
0 |
T12 |
72 |
71 |
0 |
0 |
T13 |
58 |
57 |
0 |
0 |
T14 |
7 |
6 |
0 |
0 |
T15 |
5 |
4 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
912 |
110 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |