Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
76347327 |
76345703 |
0 |
0 |
selKnown1 |
104616900 |
104615276 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76347327 |
76345703 |
0 |
0 |
T1 |
18 |
17 |
0 |
0 |
T2 |
97 |
96 |
0 |
0 |
T3 |
84 |
83 |
0 |
0 |
T4 |
41267 |
41265 |
0 |
0 |
T5 |
178020 |
178018 |
0 |
0 |
T6 |
331687 |
331685 |
0 |
0 |
T9 |
51 |
50 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
51 |
50 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T17 |
1 |
5 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T21 |
1 |
15 |
0 |
0 |
T22 |
1 |
96 |
0 |
0 |
T23 |
41679 |
41678 |
0 |
0 |
T24 |
0 |
297356 |
0 |
0 |
T25 |
0 |
677898 |
0 |
0 |
T26 |
0 |
85752 |
0 |
0 |
T27 |
0 |
31439 |
0 |
0 |
T28 |
0 |
360626 |
0 |
0 |
T29 |
0 |
192728 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104616900 |
104615276 |
0 |
0 |
T1 |
7549 |
7548 |
0 |
0 |
T2 |
36490 |
36489 |
0 |
0 |
T3 |
51353 |
51352 |
0 |
0 |
T4 |
31793 |
31791 |
0 |
0 |
T5 |
147662 |
147660 |
0 |
0 |
T6 |
321520 |
321518 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T9 |
17409 |
17408 |
0 |
0 |
T10 |
899 |
898 |
0 |
0 |
T11 |
19076 |
19075 |
0 |
0 |
T12 |
1399 |
1398 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
76290525 |
76289713 |
0 |
0 |
selKnown1 |
104615950 |
104615138 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76290525 |
76289713 |
0 |
0 |
T4 |
41266 |
41265 |
0 |
0 |
T5 |
177962 |
177961 |
0 |
0 |
T6 |
331368 |
331367 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
41679 |
41678 |
0 |
0 |
T24 |
0 |
297356 |
0 |
0 |
T25 |
0 |
677898 |
0 |
0 |
T26 |
0 |
85752 |
0 |
0 |
T27 |
0 |
31439 |
0 |
0 |
T28 |
0 |
360626 |
0 |
0 |
T29 |
0 |
192728 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104615950 |
104615138 |
0 |
0 |
T1 |
7549 |
7548 |
0 |
0 |
T2 |
36490 |
36489 |
0 |
0 |
T3 |
51353 |
51352 |
0 |
0 |
T4 |
31791 |
31790 |
0 |
0 |
T5 |
147661 |
147660 |
0 |
0 |
T6 |
321519 |
321518 |
0 |
0 |
T9 |
17409 |
17408 |
0 |
0 |
T10 |
899 |
898 |
0 |
0 |
T11 |
19076 |
19075 |
0 |
0 |
T12 |
1399 |
1398 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
56802 |
55990 |
0 |
0 |
selKnown1 |
950 |
138 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56802 |
55990 |
0 |
0 |
T1 |
18 |
17 |
0 |
0 |
T2 |
97 |
96 |
0 |
0 |
T3 |
84 |
83 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
58 |
57 |
0 |
0 |
T6 |
319 |
318 |
0 |
0 |
T9 |
51 |
50 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
51 |
50 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T17 |
0 |
5 |
0 |
0 |
T21 |
0 |
15 |
0 |
0 |
T22 |
0 |
96 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
950 |
138 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |