Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
| clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
43669828 |
43668198 |
0 |
0 |
|
selKnown1 |
57610163 |
57608533 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
43669828 |
43668198 |
0 |
0 |
| T2 |
14 |
13 |
0 |
0 |
| T3 |
4 |
3 |
0 |
0 |
| T4 |
14 |
12 |
0 |
0 |
| T5 |
22864 |
22862 |
0 |
0 |
| T6 |
14624 |
14622 |
0 |
0 |
| T7 |
39454 |
39452 |
0 |
0 |
| T8 |
0 |
46314 |
0 |
0 |
| T9 |
0 |
40279 |
0 |
0 |
| T11 |
57816 |
57814 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
92 |
90 |
0 |
0 |
| T14 |
0 |
74 |
0 |
0 |
| T17 |
1 |
88 |
0 |
0 |
| T18 |
9 |
7 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T30 |
52729 |
52740 |
0 |
0 |
| T31 |
0 |
52777 |
0 |
0 |
| T32 |
0 |
51921 |
0 |
0 |
| T33 |
0 |
13226 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
57610163 |
57608533 |
0 |
0 |
| T1 |
925 |
924 |
0 |
0 |
| T2 |
2760 |
2759 |
0 |
0 |
| T3 |
1912 |
1911 |
0 |
0 |
| T4 |
9116 |
9114 |
0 |
0 |
| T5 |
15812 |
15810 |
0 |
0 |
| T6 |
8522 |
8520 |
0 |
0 |
| T7 |
23047 |
23045 |
0 |
0 |
| T8 |
0 |
4 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
35799 |
35797 |
0 |
0 |
| T12 |
882 |
881 |
0 |
0 |
| T13 |
26259 |
26257 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T34 |
0 |
2 |
0 |
0 |
| T35 |
0 |
5 |
0 |
0 |
| T36 |
0 |
4 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
3 |
0 |
0 |
| T39 |
0 |
5 |
0 |
0 |
| T40 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T5,T6,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
43626776 |
43625961 |
0 |
0 |
|
selKnown1 |
57609217 |
57608402 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
43626776 |
43625961 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
22863 |
22862 |
0 |
0 |
| T6 |
14623 |
14622 |
0 |
0 |
| T7 |
39436 |
39435 |
0 |
0 |
| T8 |
0 |
46314 |
0 |
0 |
| T9 |
0 |
40279 |
0 |
0 |
| T11 |
57798 |
57797 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T30 |
52729 |
52728 |
0 |
0 |
| T31 |
0 |
52777 |
0 |
0 |
| T32 |
0 |
51921 |
0 |
0 |
| T33 |
0 |
13226 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
57609217 |
57608402 |
0 |
0 |
| T1 |
925 |
924 |
0 |
0 |
| T2 |
2760 |
2759 |
0 |
0 |
| T3 |
1912 |
1911 |
0 |
0 |
| T4 |
9115 |
9114 |
0 |
0 |
| T5 |
15810 |
15809 |
0 |
0 |
| T6 |
8521 |
8520 |
0 |
0 |
| T7 |
23046 |
23045 |
0 |
0 |
| T11 |
35798 |
35797 |
0 |
0 |
| T12 |
882 |
881 |
0 |
0 |
| T13 |
26258 |
26257 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
43052 |
42237 |
0 |
0 |
|
selKnown1 |
946 |
131 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
43052 |
42237 |
0 |
0 |
| T2 |
14 |
13 |
0 |
0 |
| T3 |
4 |
3 |
0 |
0 |
| T4 |
13 |
12 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T7 |
18 |
17 |
0 |
0 |
| T11 |
18 |
17 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
91 |
90 |
0 |
0 |
| T14 |
0 |
74 |
0 |
0 |
| T17 |
0 |
88 |
0 |
0 |
| T18 |
8 |
7 |
0 |
0 |
| T30 |
0 |
12 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
946 |
131 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
2 |
1 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
0 |
4 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T34 |
0 |
2 |
0 |
0 |
| T35 |
0 |
5 |
0 |
0 |
| T36 |
0 |
4 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
3 |
0 |
0 |
| T39 |
0 |
5 |
0 |
0 |
| T40 |
0 |
4 |
0 |
0 |