Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
clk1_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
41358227 |
41356589 |
0 |
0 |
selKnown1 |
62005079 |
62003441 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
41358227 |
41356589 |
0 |
0 |
T3 |
14 |
13 |
0 |
0 |
T4 |
13 |
12 |
0 |
0 |
T5 |
14 |
13 |
0 |
0 |
T6 |
40290 |
40288 |
0 |
0 |
T7 |
31402 |
31400 |
0 |
0 |
T8 |
25268 |
25266 |
0 |
0 |
T9 |
0 |
3934 |
0 |
0 |
T13 |
32740 |
32738 |
0 |
0 |
T14 |
0 |
49842 |
0 |
0 |
T15 |
73 |
71 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
53 |
0 |
0 |
T19 |
86 |
84 |
0 |
0 |
T20 |
0 |
23492 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
18 |
0 |
0 |
T28 |
0 |
41240 |
0 |
0 |
T29 |
0 |
109366 |
0 |
0 |
T30 |
0 |
28434 |
0 |
0 |
T31 |
2 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
62005079 |
62003441 |
0 |
0 |
T1 |
1495 |
1494 |
0 |
0 |
T2 |
1279 |
1278 |
0 |
0 |
T3 |
4411 |
4410 |
0 |
0 |
T4 |
6087 |
6086 |
0 |
0 |
T5 |
7705 |
7704 |
0 |
0 |
T6 |
22087 |
22086 |
0 |
0 |
T7 |
19607 |
19606 |
0 |
0 |
T8 |
16356 |
16355 |
0 |
0 |
T10 |
4 |
3 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
27355 |
27354 |
0 |
0 |
T15 |
32104 |
32103 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
41314756 |
41313937 |
0 |
0 |
selKnown1 |
62004131 |
62003312 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
41314756 |
41313937 |
0 |
0 |
T6 |
40274 |
40273 |
0 |
0 |
T7 |
31401 |
31400 |
0 |
0 |
T8 |
25267 |
25266 |
0 |
0 |
T9 |
0 |
3934 |
0 |
0 |
T13 |
32729 |
32728 |
0 |
0 |
T14 |
0 |
49842 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
0 |
23492 |
0 |
0 |
T28 |
0 |
41240 |
0 |
0 |
T29 |
0 |
109366 |
0 |
0 |
T30 |
0 |
28434 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
62004131 |
62003312 |
0 |
0 |
T1 |
1495 |
1494 |
0 |
0 |
T2 |
1279 |
1278 |
0 |
0 |
T3 |
4411 |
4410 |
0 |
0 |
T4 |
6087 |
6086 |
0 |
0 |
T5 |
7705 |
7704 |
0 |
0 |
T6 |
22087 |
22086 |
0 |
0 |
T7 |
19607 |
19606 |
0 |
0 |
T8 |
16356 |
16355 |
0 |
0 |
T13 |
27355 |
27354 |
0 |
0 |
T15 |
32104 |
32103 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
43471 |
42652 |
0 |
0 |
selKnown1 |
948 |
129 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43471 |
42652 |
0 |
0 |
T3 |
14 |
13 |
0 |
0 |
T4 |
13 |
12 |
0 |
0 |
T5 |
14 |
13 |
0 |
0 |
T6 |
16 |
15 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T13 |
11 |
10 |
0 |
0 |
T15 |
72 |
71 |
0 |
0 |
T17 |
0 |
53 |
0 |
0 |
T19 |
85 |
84 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T27 |
0 |
18 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
948 |
129 |
0 |
0 |
T10 |
4 |
3 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |