Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
| clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
41839982 |
41838358 |
0 |
0 |
|
selKnown1 |
61018161 |
61016537 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
41839982 |
41838358 |
0 |
0 |
| T2 |
9 |
8 |
0 |
0 |
| T3 |
8 |
7 |
0 |
0 |
| T4 |
12 |
11 |
0 |
0 |
| T5 |
11544 |
11542 |
0 |
0 |
| T6 |
47203 |
47201 |
0 |
0 |
| T7 |
22431 |
22429 |
0 |
0 |
| T8 |
0 |
7506 |
0 |
0 |
| T10 |
58489 |
58487 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
84 |
82 |
0 |
0 |
| T13 |
0 |
174901 |
0 |
0 |
| T16 |
97 |
95 |
0 |
0 |
| T17 |
0 |
67 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T24 |
61112 |
61126 |
0 |
0 |
| T27 |
1 |
54 |
0 |
0 |
| T28 |
0 |
17517 |
0 |
0 |
| T29 |
0 |
40661 |
0 |
0 |
| T30 |
0 |
59139 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
61018161 |
61016537 |
0 |
0 |
| T1 |
1141 |
1140 |
0 |
0 |
| T2 |
3369 |
3368 |
0 |
0 |
| T3 |
3800 |
3799 |
0 |
0 |
| T4 |
6951 |
6950 |
0 |
0 |
| T5 |
14505 |
14503 |
0 |
0 |
| T6 |
41549 |
41547 |
0 |
0 |
| T7 |
27526 |
27524 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
36775 |
36773 |
0 |
0 |
| T11 |
1259 |
1258 |
0 |
0 |
| T12 |
29749 |
29747 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
0 |
4 |
0 |
0 |
| T33 |
0 |
2 |
0 |
0 |
| T34 |
0 |
1 |
0 |
0 |
| T35 |
0 |
3 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T5,T6,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
41795983 |
41795171 |
0 |
0 |
|
selKnown1 |
61017242 |
61016430 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
41795983 |
41795171 |
0 |
0 |
| T5 |
11543 |
11542 |
0 |
0 |
| T6 |
47185 |
47184 |
0 |
0 |
| T7 |
22430 |
22429 |
0 |
0 |
| T8 |
0 |
7506 |
0 |
0 |
| T10 |
58469 |
58468 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
0 |
174901 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T24 |
61112 |
61111 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
0 |
17517 |
0 |
0 |
| T29 |
0 |
40661 |
0 |
0 |
| T30 |
0 |
59139 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
61017242 |
61016430 |
0 |
0 |
| T1 |
1141 |
1140 |
0 |
0 |
| T2 |
3369 |
3368 |
0 |
0 |
| T3 |
3800 |
3799 |
0 |
0 |
| T4 |
6951 |
6950 |
0 |
0 |
| T5 |
14503 |
14502 |
0 |
0 |
| T6 |
41548 |
41547 |
0 |
0 |
| T7 |
27525 |
27524 |
0 |
0 |
| T10 |
36774 |
36773 |
0 |
0 |
| T11 |
1259 |
1258 |
0 |
0 |
| T12 |
29748 |
29747 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
43999 |
43187 |
0 |
0 |
|
selKnown1 |
919 |
107 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
43999 |
43187 |
0 |
0 |
| T2 |
9 |
8 |
0 |
0 |
| T3 |
8 |
7 |
0 |
0 |
| T4 |
12 |
11 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T6 |
18 |
17 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T10 |
20 |
19 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
83 |
82 |
0 |
0 |
| T16 |
96 |
95 |
0 |
0 |
| T17 |
0 |
67 |
0 |
0 |
| T24 |
0 |
15 |
0 |
0 |
| T27 |
0 |
54 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
919 |
107 |
0 |
0 |
| T5 |
2 |
1 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
0 |
4 |
0 |
0 |
| T33 |
0 |
2 |
0 |
0 |
| T34 |
0 |
1 |
0 |
0 |
| T35 |
0 |
3 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
3 |
0 |
0 |