SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut.gen_alert_tx[0].u_prim_alert_sender | 100.00 | 100.00 | |||||
tb.dut.gen_alert_tx[1].u_prim_alert_sender | 100.00 | 100.00 | |||||
tb.dut.gen_alert_tx[2].u_prim_alert_sender | 100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
93.32 | 100.00 | 82.35 | 99.89 | 100.00 | 84.38 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
93.32 | 100.00 | 82.35 | 99.89 | 100.00 | 84.38 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
93.32 | 100.00 | 82.35 | 99.89 | 100.00 | 84.38 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 10 | 10 | 100.00 |
Total Bits | 20 | 20 | 100.00 |
Total Bits 0->1 | 10 | 10 | 100.00 |
Total Bits 1->0 | 10 | 10 | 100.00 |
Ports | 10 | 10 | 100.00 |
Port Bits | 20 | 20 | 100.00 |
Port Bits 0->1 | 10 | 10 | 100.00 |
Port Bits 1->0 | 10 | 10 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T3,T4,T5 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T15,T35,T79 | Yes | T15,T35,T79 | INPUT |
alert_req_i | Yes | Yes | T4,T5,T16 | Yes | T4,T5,T16 | INPUT |
alert_ack_o | Yes | Yes | T4,T5,T16 | Yes | T4,T5,T16 | OUTPUT |
alert_state_o | Yes | Yes | T4,T5,T16 | Yes | T4,T5,T16 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | INPUT |
alert_rx_i.ping_n | Unreachable | Unreachable | Unreachable | INPUT | ||
alert_rx_i.ping_p | Unreachable | Unreachable | Unreachable | INPUT | ||
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T4,T5,T15 | Yes | T4,T5,T15 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 10 | 10 | 100.00 |
Total Bits | 20 | 20 | 100.00 |
Total Bits 0->1 | 10 | 10 | 100.00 |
Total Bits 1->0 | 10 | 10 | 100.00 |
Ports | 10 | 10 | 100.00 |
Port Bits | 20 | 20 | 100.00 |
Port Bits 0->1 | 10 | 10 | 100.00 |
Port Bits 1->0 | 10 | 10 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T3,T4,T5 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T15,T35,T79 | Yes | T15,T35,T79 | INPUT |
alert_req_i | Yes | Yes | T4,T16,T28 | Yes | T4,T16,T28 | INPUT |
alert_ack_o | Yes | Yes | T4,T16,T28 | Yes | T4,T16,T28 | OUTPUT |
alert_state_o | Yes | Yes | T4,T16,T28 | Yes | T4,T16,T28 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T4,T15,T16 | Yes | T4,T15,T16 | INPUT |
alert_rx_i.ping_n | Unreachable | Unreachable | Unreachable | INPUT | ||
alert_rx_i.ping_p | Unreachable | Unreachable | Unreachable | INPUT | ||
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T4,T15,T16 | Yes | T4,T15,T16 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 10 | 10 | 100.00 |
Total Bits | 20 | 20 | 100.00 |
Total Bits 0->1 | 10 | 10 | 100.00 |
Total Bits 1->0 | 10 | 10 | 100.00 |
Ports | 10 | 10 | 100.00 |
Port Bits | 20 | 20 | 100.00 |
Port Bits 0->1 | 10 | 10 | 100.00 |
Port Bits 1->0 | 10 | 10 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T3,T4,T5 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T15,T35,T79 | Yes | T15,T35,T79 | INPUT |
alert_req_i | Yes | Yes | T5,T22,T26 | Yes | T5,T22,T26 | INPUT |
alert_ack_o | Yes | Yes | T5,T22,T26 | Yes | T5,T22,T26 | OUTPUT |
alert_state_o | Yes | Yes | T5,T22,T26 | Yes | T5,T22,T26 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T5,T15,T22 | Yes | T5,T15,T22 | INPUT |
alert_rx_i.ping_n | Unreachable | Unreachable | Unreachable | INPUT | ||
alert_rx_i.ping_p | Unreachable | Unreachable | Unreachable | INPUT | ||
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T5,T15,T22 | Yes | T5,T15,T22 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 10 | 10 | 100.00 |
Total Bits | 20 | 20 | 100.00 |
Total Bits 0->1 | 10 | 10 | 100.00 |
Total Bits 1->0 | 10 | 10 | 100.00 |
Ports | 10 | 10 | 100.00 |
Port Bits | 20 | 20 | 100.00 |
Port Bits 0->1 | 10 | 10 | 100.00 |
Port Bits 1->0 | 10 | 10 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T3,T4,T5 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T15,T35,T79 | Yes | T15,T35,T79 | INPUT |
alert_req_i | Yes | Yes | T68,T100,T81 | Yes | T68,T100,T81 | INPUT |
alert_ack_o | Yes | Yes | T68,T100,T81 | Yes | T68,T100,T81 | OUTPUT |
alert_state_o | Yes | Yes | T68,T100,T81 | Yes | T68,T100,T81 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T15,T35,T79 | Yes | T15,T35,T79 | INPUT |
alert_rx_i.ping_n | Unreachable | Unreachable | Unreachable | INPUT | ||
alert_rx_i.ping_p | Unreachable | Unreachable | Unreachable | INPUT | ||
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T15,T35,T79 | Yes | T15,T35,T79 | OUTPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |