Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 gen_scan.i_dft_tck_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 u_rst_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_clock_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_rst_n_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_mux2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00

16 // We model the mux with logic operations for GTECH runs. 17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i); Tests: T1 T2 T3 

Cond Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Toggle Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T6,T7,T8 Yes T6,T7,T8 INPUT
clk1_i Yes Yes T6,T7,T8 Yes T6,T7,T8 INPUT
sel_i No No No INPUT
clk_o Yes Yes T6,T7,T8 Yes T6,T7,T8 OUTPUT


Assert Coverage for Module : prim_generic_clock_mux2
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 44276772 44275140 0 0
selKnown1 63057894 63056262 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 44276772 44275140 0 0
T3 7 6 0 0
T4 18 17 0 0
T5 15 14 0 0
T6 17296 17294 0 0
T7 20523 20530 0 0
T8 26904 26911 0 0
T9 0 62382 0 0
T10 0 46749 0 0
T13 10 9 0 0
T14 82 81 0 0
T15 1 0 0 0
T16 58 57 0 0
T17 1 0 0 0
T20 1 0 0 0
T21 1 10 0 0
T22 1 0 0 0
T28 1 5 0 0
T29 20585 20584 0 0
T30 0 43777 0 0
T31 0 15177 0 0
T32 0 102172 0 0
T33 0 104349 0 0
T34 1 0 0 0
T35 1 0 0 0
T36 1 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 63057894 63056262 0 0
T1 1459 1458 0 0
T2 712 711 0 0
T3 2167 2166 0 0
T4 8773 8772 0 0
T5 5820 5819 0 0
T9 5 4 0 0
T10 0 3 0 0
T12 0 5 0 0
T13 35144 35143 0 0
T14 30973 30972 0 0
T15 2264 2263 0 0
T16 42484 42483 0 0
T17 1394 1393 0 0
T24 1 0 0 0
T25 1 0 0 0
T26 1 0 0 0
T37 0 2 0 0
T38 0 3 0 0
T39 0 3 0 0
T40 0 4 0 0
T41 0 2 0 0
T42 0 2 0 0
T43 0 1 0 0
T44 1 0 0 0
T45 1 0 0 0
T46 1 0 0 0
T47 1 0 0 0
T48 1 0 0 0
T49 1 0 0 0

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T6,T7,T8 Yes T6,T7,T8 INPUT
clk1_i Yes Yes T6,T7,T8 Yes T6,T7,T8 INPUT
sel_i No No No INPUT
clk_o Yes Yes T6,T7,T8 Yes T6,T7,T8 OUTPUT

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T6,T7,T8 Yes T6,T7,T8 INPUT
clk1_i Yes Yes T9,T10,T11 Yes T9,T10,T12 INPUT
sel_i No No No INPUT
clk_o Yes Yes T6,T7,T8 Yes T6,T7,T8 OUTPUT

Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00

16 // We model the mux with logic operations for GTECH runs. 17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i); Tests: T1 T2 T3 

Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT6,T7,T8
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT6,T7,T8
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 44233937 44233121 0 0
selKnown1 63056971 63056155 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 44233937 44233121 0 0
T6 17295 17294 0 0
T7 20523 20522 0 0
T8 26904 26903 0 0
T9 0 62382 0 0
T10 0 46749 0 0
T20 1 0 0 0
T21 1 0 0 0
T22 1 0 0 0
T28 1 0 0 0
T29 20585 20584 0 0
T30 0 43777 0 0
T31 0 15177 0 0
T32 0 102172 0 0
T33 0 104349 0 0
T35 1 0 0 0
T36 1 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 63056971 63056155 0 0
T1 1459 1458 0 0
T2 712 711 0 0
T3 2167 2166 0 0
T4 8773 8772 0 0
T5 5820 5819 0 0
T13 35144 35143 0 0
T14 30973 30972 0 0
T15 2264 2263 0 0
T16 42484 42483 0 0
T17 1394 1393 0 0

Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00

16 // We model the mux with logic operations for GTECH runs. 17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i); Tests: T1 T2 T3 

Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 42835 42019 0 0
selKnown1 923 107 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 42835 42019 0 0
T3 7 6 0 0
T4 18 17 0 0
T5 15 14 0 0
T6 1 0 0 0
T7 0 8 0 0
T8 0 8 0 0
T13 10 9 0 0
T14 82 81 0 0
T15 1 0 0 0
T16 58 57 0 0
T17 1 0 0 0
T21 0 10 0 0
T28 0 5 0 0
T34 1 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 923 107 0 0
T9 5 4 0 0
T10 0 3 0 0
T12 0 5 0 0
T24 1 0 0 0
T25 1 0 0 0
T26 1 0 0 0
T37 0 2 0 0
T38 0 3 0 0
T39 0 3 0 0
T40 0 4 0 0
T41 0 2 0 0
T42 0 2 0 0
T43 0 1 0 0
T44 1 0 0 0
T45 1 0 0 0
T46 1 0 0 0
T47 1 0 0 0
T48 1 0 0 0
T49 1 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%