Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
clk1_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
44276772 |
44275140 |
0 |
0 |
selKnown1 |
63057894 |
63056262 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
44276772 |
44275140 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
18 |
17 |
0 |
0 |
T5 |
15 |
14 |
0 |
0 |
T6 |
17296 |
17294 |
0 |
0 |
T7 |
20523 |
20530 |
0 |
0 |
T8 |
26904 |
26911 |
0 |
0 |
T9 |
0 |
62382 |
0 |
0 |
T10 |
0 |
46749 |
0 |
0 |
T13 |
10 |
9 |
0 |
0 |
T14 |
82 |
81 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
58 |
57 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
10 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T28 |
1 |
5 |
0 |
0 |
T29 |
20585 |
20584 |
0 |
0 |
T30 |
0 |
43777 |
0 |
0 |
T31 |
0 |
15177 |
0 |
0 |
T32 |
0 |
102172 |
0 |
0 |
T33 |
0 |
104349 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
63057894 |
63056262 |
0 |
0 |
T1 |
1459 |
1458 |
0 |
0 |
T2 |
712 |
711 |
0 |
0 |
T3 |
2167 |
2166 |
0 |
0 |
T4 |
8773 |
8772 |
0 |
0 |
T5 |
5820 |
5819 |
0 |
0 |
T9 |
5 |
4 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
35144 |
35143 |
0 |
0 |
T14 |
30973 |
30972 |
0 |
0 |
T15 |
2264 |
2263 |
0 |
0 |
T16 |
42484 |
42483 |
0 |
0 |
T17 |
1394 |
1393 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
44233937 |
44233121 |
0 |
0 |
selKnown1 |
63056971 |
63056155 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
44233937 |
44233121 |
0 |
0 |
T6 |
17295 |
17294 |
0 |
0 |
T7 |
20523 |
20522 |
0 |
0 |
T8 |
26904 |
26903 |
0 |
0 |
T9 |
0 |
62382 |
0 |
0 |
T10 |
0 |
46749 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
20585 |
20584 |
0 |
0 |
T30 |
0 |
43777 |
0 |
0 |
T31 |
0 |
15177 |
0 |
0 |
T32 |
0 |
102172 |
0 |
0 |
T33 |
0 |
104349 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
63056971 |
63056155 |
0 |
0 |
T1 |
1459 |
1458 |
0 |
0 |
T2 |
712 |
711 |
0 |
0 |
T3 |
2167 |
2166 |
0 |
0 |
T4 |
8773 |
8772 |
0 |
0 |
T5 |
5820 |
5819 |
0 |
0 |
T13 |
35144 |
35143 |
0 |
0 |
T14 |
30973 |
30972 |
0 |
0 |
T15 |
2264 |
2263 |
0 |
0 |
T16 |
42484 |
42483 |
0 |
0 |
T17 |
1394 |
1393 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42835 |
42019 |
0 |
0 |
selKnown1 |
923 |
107 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42835 |
42019 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
18 |
17 |
0 |
0 |
T5 |
15 |
14 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
0 |
8 |
0 |
0 |
T8 |
0 |
8 |
0 |
0 |
T13 |
10 |
9 |
0 |
0 |
T14 |
82 |
81 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
58 |
57 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T28 |
0 |
5 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
923 |
107 |
0 |
0 |
T9 |
5 |
4 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |