Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
| clk1_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
43924769 |
43923115 |
0 |
0 |
|
selKnown1 |
60779034 |
60777380 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
43924769 |
43923115 |
0 |
0 |
| T3 |
12 |
11 |
0 |
0 |
| T4 |
20 |
18 |
0 |
0 |
| T5 |
17 |
15 |
0 |
0 |
| T6 |
11366 |
11364 |
0 |
0 |
| T7 |
8236 |
8234 |
0 |
0 |
| T8 |
0 |
24938 |
0 |
0 |
| T9 |
0 |
11481 |
0 |
0 |
| T11 |
0 |
11568 |
0 |
0 |
| T12 |
2 |
0 |
0 |
0 |
| T13 |
5 |
3 |
0 |
0 |
| T14 |
2 |
0 |
0 |
0 |
| T15 |
54 |
52 |
0 |
0 |
| T19 |
56 |
54 |
0 |
0 |
| T20 |
0 |
20 |
0 |
0 |
| T22 |
1 |
10 |
0 |
0 |
| T30 |
0 |
55099 |
0 |
0 |
| T31 |
0 |
6 |
0 |
0 |
| T32 |
0 |
41464 |
0 |
0 |
| T33 |
0 |
15971 |
0 |
0 |
| T34 |
0 |
33365 |
0 |
0 |
| T35 |
0 |
254308 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
60779034 |
60777380 |
0 |
0 |
| T1 |
1342 |
1341 |
0 |
0 |
| T2 |
2209 |
2208 |
0 |
0 |
| T3 |
3167 |
3166 |
0 |
0 |
| T4 |
9036 |
9034 |
0 |
0 |
| T5 |
6783 |
6781 |
0 |
0 |
| T6 |
7225 |
7223 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
3 |
0 |
0 |
| T12 |
1364 |
1362 |
0 |
0 |
| T13 |
1864 |
1862 |
0 |
0 |
| T14 |
1390 |
1388 |
0 |
0 |
| T15 |
16369 |
16367 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T36 |
0 |
5 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
3 |
0 |
0 |
| T41 |
0 |
3 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T7,T8 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T6,T7,T8 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
43880750 |
43879923 |
0 |
0 |
|
selKnown1 |
60778093 |
60777266 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
43880750 |
43879923 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T6 |
11365 |
11364 |
0 |
0 |
| T7 |
8234 |
8233 |
0 |
0 |
| T8 |
0 |
24938 |
0 |
0 |
| T9 |
0 |
11481 |
0 |
0 |
| T11 |
0 |
11568 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T30 |
0 |
55099 |
0 |
0 |
| T32 |
0 |
41464 |
0 |
0 |
| T33 |
0 |
15971 |
0 |
0 |
| T34 |
0 |
33365 |
0 |
0 |
| T35 |
0 |
254308 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
60778093 |
60777266 |
0 |
0 |
| T1 |
1342 |
1341 |
0 |
0 |
| T2 |
2209 |
2208 |
0 |
0 |
| T3 |
3167 |
3166 |
0 |
0 |
| T4 |
9035 |
9034 |
0 |
0 |
| T5 |
6782 |
6781 |
0 |
0 |
| T6 |
7223 |
7222 |
0 |
0 |
| T12 |
1363 |
1362 |
0 |
0 |
| T13 |
1863 |
1862 |
0 |
0 |
| T14 |
1389 |
1388 |
0 |
0 |
| T15 |
16368 |
16367 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
44019 |
43192 |
0 |
0 |
|
selKnown1 |
941 |
114 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
44019 |
43192 |
0 |
0 |
| T3 |
12 |
11 |
0 |
0 |
| T4 |
19 |
18 |
0 |
0 |
| T5 |
16 |
15 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T7 |
2 |
1 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
4 |
3 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
53 |
52 |
0 |
0 |
| T19 |
55 |
54 |
0 |
0 |
| T20 |
0 |
20 |
0 |
0 |
| T22 |
0 |
10 |
0 |
0 |
| T31 |
0 |
6 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
941 |
114 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
0 |
3 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T36 |
0 |
5 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
3 |
0 |
0 |
| T41 |
0 |
3 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |