SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut.u_reg.u_prim_reg_we_check.u_prim_onehot_check | 100.00 | 100.00 | |||||
tb.dut.u_reg_tap.u_prim_reg_we_check.u_prim_onehot_check | 100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_prim_reg_we_check |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_prim_reg_we_check |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 5 | 5 | 100.00 |
Total Bits | 30 | 30 | 100.00 |
Total Bits 0->1 | 15 | 15 | 100.00 |
Total Bits 1->0 | 15 | 15 | 100.00 |
Ports | 5 | 5 | 100.00 |
Port Bits | 30 | 30 | 100.00 |
Port Bits 0->1 | 15 | 15 | 100.00 |
Port Bits 1->0 | 15 | 15 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
oh_i[0] | Yes | Yes | *T38,*T54,*T95 | Yes | T38,T54,T95 | INPUT |
oh_i[1] | Unreachable | Unreachable | Unreachable | INPUT | ||
oh_i[3:2] | Yes | Yes | T54,*T60,*T61 | Yes | T54,T60,T61 | INPUT |
oh_i[4] | Unreachable | Unreachable | Unreachable | INPUT | ||
oh_i[12:5] | Yes | Yes | *T1,T2,*T3 | Yes | T1,T2,T3 | INPUT |
oh_i[34:13] | Unreachable | Unreachable | Unreachable | INPUT | ||
addr_i[5:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
en_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
err_o | Yes | Yes | T54,T60,T61 | Yes | T54,T60,T61 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 5 | 5 | 100.00 |
Total Bits | 30 | 30 | 100.00 |
Total Bits 0->1 | 15 | 15 | 100.00 |
Total Bits 1->0 | 15 | 15 | 100.00 |
Ports | 5 | 5 | 100.00 |
Port Bits | 30 | 30 | 100.00 |
Port Bits 0->1 | 15 | 15 | 100.00 |
Port Bits 1->0 | 15 | 15 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
oh_i[0] | Yes | Yes | *T38,*T54,*T95 | Yes | T38,T54,T95 | INPUT |
oh_i[1] | Unreachable | Unreachable | Unreachable | INPUT | ||
oh_i[3:2] | Yes | Yes | *T54,*T60,*T61 | Yes | T54,T60,T61 | INPUT |
oh_i[4] | Unreachable | Unreachable | Unreachable | INPUT | ||
oh_i[12:5] | Yes | Yes | *T1,T2,*T3 | Yes | T1,T2,T3 | INPUT |
oh_i[34:13] | Unreachable | Unreachable | Unreachable | INPUT | ||
addr_i[5:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
en_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
err_o | Yes | Yes | T54,T60,T61 | Yes | T54,T60,T61 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 5 | 5 | 100.00 |
Total Bits | 30 | 30 | 100.00 |
Total Bits 0->1 | 15 | 15 | 100.00 |
Total Bits 1->0 | 15 | 15 | 100.00 |
Ports | 5 | 5 | 100.00 |
Port Bits | 30 | 30 | 100.00 |
Port Bits 0->1 | 15 | 15 | 100.00 |
Port Bits 1->0 | 15 | 15 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
oh_i[0] | Yes | Yes | *T54,*T60,*T61 | Yes | T54,T60,T61 | INPUT |
oh_i[1] | Unreachable | Unreachable | Unreachable | INPUT | ||
oh_i[3:2] | Yes | Yes | T54,*T60,*T61 | Yes | T54,T60,T61 | INPUT |
oh_i[4] | Unreachable | Unreachable | Unreachable | INPUT | ||
oh_i[12:5] | Yes | Yes | T5,*T6,*T11 | Yes | T5,T6,T11 | INPUT |
oh_i[34:13] | Unreachable | Unreachable | Unreachable | INPUT | ||
addr_i[5:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
en_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
err_o | Yes | Yes | T54,T60,T61 | Yes | T54,T60,T61 | OUTPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |