Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
39477940 |
39476312 |
0 |
0 |
selKnown1 |
56981922 |
56980294 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39477940 |
39476312 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
16 |
15 |
0 |
0 |
T4 |
58 |
57 |
0 |
0 |
T5 |
10036 |
10034 |
0 |
0 |
T6 |
16031 |
16029 |
0 |
0 |
T7 |
65468 |
65467 |
0 |
0 |
T8 |
0 |
114951 |
0 |
0 |
T11 |
57127 |
57138 |
0 |
0 |
T12 |
17 |
16 |
0 |
0 |
T13 |
53 |
52 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
5 |
4 |
0 |
0 |
T16 |
73 |
71 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
65729 |
65728 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
144604 |
144603 |
0 |
0 |
T28 |
0 |
257452 |
0 |
0 |
T29 |
0 |
30184 |
0 |
0 |
T30 |
0 |
22780 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56981922 |
56980294 |
0 |
0 |
T1 |
869 |
868 |
0 |
0 |
T2 |
2842 |
2841 |
0 |
0 |
T3 |
7257 |
7256 |
0 |
0 |
T4 |
14078 |
14077 |
0 |
0 |
T5 |
9088 |
9087 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
7388 |
7387 |
0 |
0 |
T13 |
18958 |
18957 |
0 |
0 |
T14 |
1050 |
1049 |
0 |
0 |
T15 |
19722 |
19721 |
0 |
0 |
T16 |
62844 |
62843 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T34 |
0 |
3 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
39435862 |
39435048 |
0 |
0 |
selKnown1 |
56980985 |
56980171 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39435862 |
39435048 |
0 |
0 |
T5 |
10033 |
10032 |
0 |
0 |
T6 |
16026 |
16025 |
0 |
0 |
T7 |
65468 |
65467 |
0 |
0 |
T8 |
0 |
114951 |
0 |
0 |
T11 |
57127 |
57126 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
65729 |
65728 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
144604 |
144603 |
0 |
0 |
T28 |
0 |
257452 |
0 |
0 |
T29 |
0 |
30184 |
0 |
0 |
T30 |
0 |
22780 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56980985 |
56980171 |
0 |
0 |
T1 |
869 |
868 |
0 |
0 |
T2 |
2842 |
2841 |
0 |
0 |
T3 |
7257 |
7256 |
0 |
0 |
T4 |
14078 |
14077 |
0 |
0 |
T5 |
9088 |
9087 |
0 |
0 |
T12 |
7388 |
7387 |
0 |
0 |
T13 |
18958 |
18957 |
0 |
0 |
T14 |
1050 |
1049 |
0 |
0 |
T15 |
19722 |
19721 |
0 |
0 |
T16 |
62844 |
62843 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42078 |
41264 |
0 |
0 |
selKnown1 |
937 |
123 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42078 |
41264 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
16 |
15 |
0 |
0 |
T4 |
58 |
57 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
5 |
4 |
0 |
0 |
T11 |
0 |
12 |
0 |
0 |
T12 |
17 |
16 |
0 |
0 |
T13 |
53 |
52 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
5 |
4 |
0 |
0 |
T16 |
72 |
71 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
937 |
123 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T34 |
0 |
3 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |