| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_sync_1 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_sync_2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_sync_1 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_sync_2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_sync_1 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_sync_2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_sync_1 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_sync_2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_sync_1 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | u_sync_2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_sync_1 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_sync_2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_sync_1 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_sync_2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_sync_1 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_sync_2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_sync_1 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_sync_2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_state_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_sync_1 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_sync_2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_state_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_state_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_state_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_prim_flop_keymgr_div |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_secure_anchor_flop |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_sync_1 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_sync_2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_sync_1 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| u_sync_2 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| d_i | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T5,T6,T11 | Yes | T5,T6,T7 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 |
| Total Bits | 8 | 8 | 100.00 |
| Total Bits 0->1 | 4 | 4 | 100.00 |
| Total Bits 1->0 | 4 | 4 | 100.00 |
| Ports | 4 | 4 | 100.00 |
| Port Bits | 8 | 8 | 100.00 |
| Port Bits 0->1 | 4 | 4 | 100.00 |
| Port Bits 1->0 | 4 | 4 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| d_i | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | INPUT |
| q_o | Yes | Yes | T5,T6,T7 | Yes | T5,T6,T7 | OUTPUT |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 3 | 3 | 100.00 | |
| ALWAYS | 18 | 3 | 3 | 100.00 |
17 always_ff @(posedge clk_i or negedge rst_ni) begin 18 1/1 if (!rst_ni) begin Tests: T1 T2 T3 19 1/1 q_o <= ResetValue; Tests: T1 T2 T3 20 end else begin 21 1/1 q_o <= d_i; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| Branches | 2 | 2 | 100.00 | |
| IF | 18 | 2 | 2 | 100.00 |
18 if (!rst_ni) begin -1- 19 q_o <= ResetValue; ==> 20 end else begin 21 q_o <= d_i; ==>
| -1- | Status | Tests |
|---|---|---|
| 1 | Covered | T1,T2,T3 |
| 0 | Covered | T1,T2,T3 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |