Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
| clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
41188390 |
41186738 |
0 |
0 |
|
selKnown1 |
56786427 |
56784775 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
41188390 |
41186738 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
20 |
19 |
0 |
0 |
| T4 |
12 |
11 |
0 |
0 |
| T5 |
29156 |
29154 |
0 |
0 |
| T6 |
24420 |
24418 |
0 |
0 |
| T7 |
78145 |
78144 |
0 |
0 |
| T8 |
96180 |
96179 |
0 |
0 |
| T11 |
57698 |
57710 |
0 |
0 |
| T12 |
82 |
81 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
61 |
60 |
0 |
0 |
| T15 |
74 |
73 |
0 |
0 |
| T16 |
10 |
8 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
0 |
159441 |
0 |
0 |
| T25 |
0 |
77716 |
0 |
0 |
| T26 |
0 |
41185 |
0 |
0 |
| T27 |
0 |
56576 |
0 |
0 |
| T28 |
0 |
44505 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
56786427 |
56784775 |
0 |
0 |
| T1 |
1768 |
1767 |
0 |
0 |
| T2 |
1410 |
1409 |
0 |
0 |
| T3 |
12721 |
12720 |
0 |
0 |
| T4 |
6279 |
6278 |
0 |
0 |
| T5 |
20480 |
20479 |
0 |
0 |
| T7 |
6 |
5 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
0 |
3 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
29648 |
29647 |
0 |
0 |
| T13 |
1218 |
1217 |
0 |
0 |
| T14 |
15568 |
15567 |
0 |
0 |
| T15 |
31072 |
31071 |
0 |
0 |
| T16 |
34458 |
34457 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
0 |
3 |
0 |
0 |
| T32 |
0 |
4 |
0 |
0 |
| T33 |
0 |
6 |
0 |
0 |
| T34 |
0 |
1 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T5,T6,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
41144334 |
41143508 |
0 |
0 |
|
selKnown1 |
56785484 |
56784658 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
41144334 |
41143508 |
0 |
0 |
| T5 |
29145 |
29144 |
0 |
0 |
| T6 |
24412 |
24411 |
0 |
0 |
| T7 |
78145 |
78144 |
0 |
0 |
| T8 |
96180 |
96179 |
0 |
0 |
| T11 |
57698 |
57697 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
0 |
159441 |
0 |
0 |
| T25 |
0 |
77716 |
0 |
0 |
| T26 |
0 |
41185 |
0 |
0 |
| T27 |
0 |
56576 |
0 |
0 |
| T28 |
0 |
44505 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
56785484 |
56784658 |
0 |
0 |
| T1 |
1768 |
1767 |
0 |
0 |
| T2 |
1410 |
1409 |
0 |
0 |
| T3 |
12721 |
12720 |
0 |
0 |
| T4 |
6279 |
6278 |
0 |
0 |
| T5 |
20480 |
20479 |
0 |
0 |
| T12 |
29648 |
29647 |
0 |
0 |
| T13 |
1218 |
1217 |
0 |
0 |
| T14 |
15568 |
15567 |
0 |
0 |
| T15 |
31072 |
31071 |
0 |
0 |
| T16 |
34458 |
34457 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
44056 |
43230 |
0 |
0 |
|
selKnown1 |
943 |
117 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
44056 |
43230 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T3 |
20 |
19 |
0 |
0 |
| T4 |
12 |
11 |
0 |
0 |
| T5 |
11 |
10 |
0 |
0 |
| T6 |
8 |
7 |
0 |
0 |
| T11 |
0 |
13 |
0 |
0 |
| T12 |
82 |
81 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
61 |
60 |
0 |
0 |
| T15 |
74 |
73 |
0 |
0 |
| T16 |
9 |
8 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
943 |
117 |
0 |
0 |
| T7 |
6 |
5 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
0 |
3 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
0 |
3 |
0 |
0 |
| T32 |
0 |
4 |
0 |
0 |
| T33 |
0 |
6 |
0 |
0 |
| T34 |
0 |
1 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |