Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42077845 |
42076205 |
0 |
0 |
selKnown1 |
61989967 |
61988327 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42077845 |
42076205 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
14 |
13 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
49878 |
49876 |
0 |
0 |
T6 |
42907 |
42921 |
0 |
0 |
T7 |
26770 |
26777 |
0 |
0 |
T8 |
60526 |
60525 |
0 |
0 |
T9 |
0 |
65538 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
19 |
18 |
0 |
0 |
T16 |
59 |
58 |
0 |
0 |
T20 |
1 |
10 |
0 |
0 |
T21 |
1 |
52 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T33 |
38789 |
38788 |
0 |
0 |
T34 |
0 |
33360 |
0 |
0 |
T35 |
0 |
97568 |
0 |
0 |
T36 |
0 |
37500 |
0 |
0 |
T37 |
0 |
14254 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
61989967 |
61988327 |
0 |
0 |
T1 |
1558 |
1557 |
0 |
0 |
T2 |
1501 |
1500 |
0 |
0 |
T3 |
5293 |
5292 |
0 |
0 |
T4 |
5077 |
5076 |
0 |
0 |
T5 |
4 |
3 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
1031 |
1030 |
0 |
0 |
T12 |
1039 |
1038 |
0 |
0 |
T13 |
851 |
850 |
0 |
0 |
T14 |
890 |
889 |
0 |
0 |
T15 |
5399 |
5398 |
0 |
0 |
T16 |
26227 |
26226 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42034303 |
42033483 |
0 |
0 |
selKnown1 |
61989030 |
61988210 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42034303 |
42033483 |
0 |
0 |
T5 |
49877 |
49876 |
0 |
0 |
T6 |
42907 |
42906 |
0 |
0 |
T7 |
26770 |
26769 |
0 |
0 |
T8 |
60526 |
60525 |
0 |
0 |
T9 |
0 |
65538 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T33 |
38789 |
38788 |
0 |
0 |
T34 |
0 |
33360 |
0 |
0 |
T35 |
0 |
97568 |
0 |
0 |
T36 |
0 |
37500 |
0 |
0 |
T37 |
0 |
14254 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
61989030 |
61988210 |
0 |
0 |
T1 |
1558 |
1557 |
0 |
0 |
T2 |
1501 |
1500 |
0 |
0 |
T3 |
5293 |
5292 |
0 |
0 |
T4 |
5077 |
5076 |
0 |
0 |
T11 |
1031 |
1030 |
0 |
0 |
T12 |
1039 |
1038 |
0 |
0 |
T13 |
851 |
850 |
0 |
0 |
T14 |
890 |
889 |
0 |
0 |
T15 |
5399 |
5398 |
0 |
0 |
T16 |
26227 |
26226 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
43542 |
42722 |
0 |
0 |
selKnown1 |
937 |
117 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43542 |
42722 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
14 |
13 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
0 |
15 |
0 |
0 |
T7 |
0 |
8 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
19 |
18 |
0 |
0 |
T16 |
59 |
58 |
0 |
0 |
T20 |
0 |
10 |
0 |
0 |
T21 |
0 |
52 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
937 |
117 |
0 |
0 |
T5 |
4 |
3 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6 |
5 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |