Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 gen_scan.i_dft_tck_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 u_rst_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_clock_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_rst_n_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_mux2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Toggle Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T2,T3,T5 Yes T2,T3,T5 INPUT
clk1_i Yes Yes T2,T3,T5 Yes T2,T3,T5 INPUT
sel_i No No No INPUT
clk_o Yes Yes T2,T3,T5 Yes T2,T3,T5 OUTPUT


Assert Coverage for Module : prim_generic_clock_mux2
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 101826257 101824615 0 0
selKnown1 122969167 122967525 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 101826257 101824615 0 0
T2 23729 23727 0 0
T3 52466 52464 0 0
T4 13 11 0 0
T5 362484 362482 0 0
T6 0 7303 0 0
T7 0 30530 0 0
T10 2 0 0 0
T11 53306 53304 0 0
T12 86 84 0 0
T13 15 13 0 0
T14 186868 186867 0 0
T15 75006 75004 0 0
T16 0 54 0 0
T17 0 61703 0 0
T18 0 548914 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 122969167 122967525 0 0
T1 1773 1772 0 0
T2 41139 41138 0 0
T3 30281 30280 0 0
T4 4540 4539 0 0
T5 586479 586478 0 0
T7 2 1 0 0
T8 2 1 0 0
T9 0 5 0 0
T10 1252 1251 0 0
T11 33012 33011 0 0
T12 41261 41260 0 0
T13 5023 5022 0 0
T14 101838 101838 0 0
T18 1 0 0 0
T19 0 1 0 0
T20 0 1 0 0
T21 0 5 0 0
T22 0 4 0 0
T23 0 5 0 0
T24 0 3 0 0
T25 0 4 0 0
T26 1 0 0 0
T27 1 0 0 0
T28 1 0 0 0
T29 1 0 0 0
T30 1 0 0 0
T31 1 0 0 0
T32 1 0 0 0

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T2,T3,T5 Yes T2,T3,T5 INPUT
clk1_i Yes Yes T2,T3,T5 Yes T2,T3,T5 INPUT
sel_i No No No INPUT
clk_o Yes Yes T2,T3,T5 Yes T2,T3,T5 OUTPUT

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T2,T3,T5 Yes T2,T3,T5 INPUT
clk1_i Yes Yes T6,T7,T8 Yes T7,T8,T9 INPUT
sel_i No No No INPUT
clk_o Yes Yes T2,T3,T5 Yes T2,T3,T5 OUTPUT

Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT2,T3,T5
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT2,T3,T5
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 101765729 101764908 0 0
selKnown1 122968241 122967420 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 101765729 101764908 0 0
T2 23721 23720 0 0
T3 52451 52450 0 0
T4 1 0 0 0
T5 362194 362193 0 0
T6 0 7303 0 0
T7 0 30530 0 0
T10 1 0 0 0
T11 53287 53286 0 0
T12 1 0 0 0
T13 1 0 0 0
T14 186677 186677 0 0
T15 74977 74976 0 0
T17 0 61703 0 0
T18 0 548914 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 122968241 122967420 0 0
T1 1773 1772 0 0
T2 41139 41138 0 0
T3 30281 30280 0 0
T4 4540 4539 0 0
T5 586479 586478 0 0
T10 1252 1251 0 0
T11 33012 33011 0 0
T12 41261 41260 0 0
T13 5023 5022 0 0
T14 101838 101838 0 0

Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 60528 59707 0 0
selKnown1 926 105 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 60528 59707 0 0
T2 8 7 0 0
T3 15 14 0 0
T4 12 11 0 0
T5 290 289 0 0
T10 1 0 0 0
T11 19 18 0 0
T12 85 84 0 0
T13 14 13 0 0
T14 191 190 0 0
T15 29 28 0 0
T16 0 54 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 926 105 0 0
T7 2 1 0 0
T8 2 1 0 0
T9 0 5 0 0
T18 1 0 0 0
T19 0 1 0 0
T20 0 1 0 0
T21 0 5 0 0
T22 0 4 0 0
T23 0 5 0 0
T24 0 3 0 0
T25 0 4 0 0
T26 1 0 0 0
T27 1 0 0 0
T28 1 0 0 0
T29 1 0 0 0
T30 1 0 0 0
T31 1 0 0 0
T32 1 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%