Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
70734487 |
70732863 |
0 |
0 |
selKnown1 |
96149952 |
96148328 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70734487 |
70732863 |
0 |
0 |
T1 |
78 |
77 |
0 |
0 |
T2 |
73 |
72 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
100 |
99 |
0 |
0 |
T5 |
60153 |
60167 |
0 |
0 |
T6 |
22423 |
22422 |
0 |
0 |
T7 |
52542 |
52541 |
0 |
0 |
T8 |
55987 |
55986 |
0 |
0 |
T9 |
0 |
37759 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
91 |
90 |
0 |
0 |
T12 |
53 |
52 |
0 |
0 |
T13 |
10 |
9 |
0 |
0 |
T14 |
75 |
74 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
0 |
8 |
0 |
0 |
T17 |
0 |
93 |
0 |
0 |
T18 |
54831 |
54830 |
0 |
0 |
T19 |
0 |
468563 |
0 |
0 |
T20 |
0 |
124358 |
0 |
0 |
T21 |
0 |
533076 |
0 |
0 |
T22 |
0 |
270765 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96149952 |
96148328 |
0 |
0 |
T1 |
29497 |
29496 |
0 |
0 |
T2 |
34116 |
34115 |
0 |
0 |
T3 |
1246 |
1245 |
0 |
0 |
T4 |
39309 |
39308 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
1886 |
1885 |
0 |
0 |
T11 |
41444 |
41443 |
0 |
0 |
T12 |
36915 |
36914 |
0 |
0 |
T13 |
5288 |
5287 |
0 |
0 |
T14 |
33817 |
33816 |
0 |
0 |
T15 |
996 |
995 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
70681073 |
70680261 |
0 |
0 |
selKnown1 |
96149031 |
96148219 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70681073 |
70680261 |
0 |
0 |
T5 |
60153 |
60152 |
0 |
0 |
T6 |
22423 |
22422 |
0 |
0 |
T7 |
52542 |
52541 |
0 |
0 |
T8 |
55987 |
55986 |
0 |
0 |
T9 |
0 |
37759 |
0 |
0 |
T18 |
54831 |
54830 |
0 |
0 |
T19 |
0 |
468563 |
0 |
0 |
T20 |
0 |
124358 |
0 |
0 |
T21 |
0 |
533076 |
0 |
0 |
T22 |
0 |
270765 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96149031 |
96148219 |
0 |
0 |
T1 |
29497 |
29496 |
0 |
0 |
T2 |
34116 |
34115 |
0 |
0 |
T3 |
1246 |
1245 |
0 |
0 |
T4 |
39309 |
39308 |
0 |
0 |
T10 |
1886 |
1885 |
0 |
0 |
T11 |
41444 |
41443 |
0 |
0 |
T12 |
36915 |
36914 |
0 |
0 |
T13 |
5288 |
5287 |
0 |
0 |
T14 |
33817 |
33816 |
0 |
0 |
T15 |
996 |
995 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
53414 |
52602 |
0 |
0 |
selKnown1 |
921 |
109 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53414 |
52602 |
0 |
0 |
T1 |
78 |
77 |
0 |
0 |
T2 |
73 |
72 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
100 |
99 |
0 |
0 |
T5 |
0 |
15 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
91 |
90 |
0 |
0 |
T12 |
53 |
52 |
0 |
0 |
T13 |
10 |
9 |
0 |
0 |
T14 |
75 |
74 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
0 |
8 |
0 |
0 |
T17 |
0 |
93 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
921 |
109 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |