Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T6,T7 |
Yes |
T1,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T6,T7 |
Yes |
T1,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T6,T7 |
Yes |
T1,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
76004500 |
76002870 |
0 |
0 |
selKnown1 |
95756530 |
95754900 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76004500 |
76002870 |
0 |
0 |
T1 |
71885 |
71884 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
64 |
62 |
0 |
0 |
T4 |
81 |
79 |
0 |
0 |
T5 |
71 |
69 |
0 |
0 |
T6 |
59622 |
59620 |
0 |
0 |
T7 |
204119 |
204117 |
0 |
0 |
T8 |
0 |
25476 |
0 |
0 |
T10 |
0 |
547327 |
0 |
0 |
T11 |
0 |
68542 |
0 |
0 |
T12 |
66 |
64 |
0 |
0 |
T13 |
96 |
94 |
0 |
0 |
T14 |
2 |
0 |
0 |
0 |
T15 |
87 |
86 |
0 |
0 |
T16 |
69 |
68 |
0 |
0 |
T17 |
0 |
18144 |
0 |
0 |
T18 |
0 |
146562 |
0 |
0 |
T19 |
0 |
300818 |
0 |
0 |
T20 |
0 |
19042 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
95756530 |
95754900 |
0 |
0 |
T1 |
124334 |
124332 |
0 |
0 |
T2 |
1035 |
1033 |
0 |
0 |
T3 |
19739 |
19737 |
0 |
0 |
T4 |
47312 |
47310 |
0 |
0 |
T5 |
20911 |
20909 |
0 |
0 |
T6 |
46384 |
46382 |
0 |
0 |
T7 |
184946 |
184944 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T12 |
36457 |
36455 |
0 |
0 |
T13 |
51563 |
51561 |
0 |
0 |
T14 |
1286 |
1284 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
75950634 |
75949819 |
0 |
0 |
selKnown1 |
95755586 |
95754771 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
75950634 |
75949819 |
0 |
0 |
T1 |
71885 |
71884 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
59621 |
59620 |
0 |
0 |
T7 |
204036 |
204035 |
0 |
0 |
T8 |
0 |
25476 |
0 |
0 |
T10 |
0 |
546937 |
0 |
0 |
T11 |
0 |
68528 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T17 |
0 |
18144 |
0 |
0 |
T18 |
0 |
146562 |
0 |
0 |
T19 |
0 |
300818 |
0 |
0 |
T20 |
0 |
19042 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
95755586 |
95754771 |
0 |
0 |
T1 |
124329 |
124328 |
0 |
0 |
T2 |
1034 |
1033 |
0 |
0 |
T3 |
19738 |
19737 |
0 |
0 |
T4 |
47311 |
47310 |
0 |
0 |
T5 |
20910 |
20909 |
0 |
0 |
T6 |
46383 |
46382 |
0 |
0 |
T7 |
184945 |
184944 |
0 |
0 |
T12 |
36456 |
36455 |
0 |
0 |
T13 |
51562 |
51561 |
0 |
0 |
T14 |
1285 |
1284 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
53866 |
53051 |
0 |
0 |
selKnown1 |
944 |
129 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53866 |
53051 |
0 |
0 |
T3 |
63 |
62 |
0 |
0 |
T4 |
80 |
79 |
0 |
0 |
T5 |
70 |
69 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
83 |
82 |
0 |
0 |
T10 |
0 |
390 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
65 |
64 |
0 |
0 |
T13 |
95 |
94 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
87 |
86 |
0 |
0 |
T16 |
69 |
68 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
944 |
129 |
0 |
0 |
T1 |
5 |
4 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |