ASSERT | PROPERTIES | SEQUENCES | |
Total | 392 | 0 | 10 |
Category 0 | 392 | 0 | 10 |
ASSERT | PROPERTIES | SEQUENCES | |
Total | 392 | 0 | 10 |
Severity 0 | 392 | 0 | 10 |
NUMBER | PERCENT | |
Total Number | 392 | 100.00 |
Uncovered | 4 | 1.02 |
Success | 388 | 98.98 |
Failure | 0 | 0.00 |
Incomplete | 7 | 1.79 |
Without Attempts | 0 | 0.00 |
NUMBER | PERCENT | |
Total Number | 10 | 100.00 |
Uncovered | 0 | 0.00 |
All Matches | 10 | 100.00 |
First Matches | 10 | 100.00 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.FpvSecCmCtrlKmacIfFsmCheck_A | 0 | 0 | 92843050 | 0 | 0 | 0 | |
tb.dut.FpvSecCmCtrlLcFsmCheck_A | 0 | 0 | 93078569 | 0 | 0 | 0 | |
tb.dut.FpvSecCmTapRegWeOnehotCheck_A | 0 | 0 | 95755586 | 0 | 0 | 0 | |
tb.dut.u_lc_ctrl_fsm.SecCmCFILinear_A | 0 | 0 | 95755586 | 0 | 0 | 2162 |
ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
tb.dut.u_lc_ctrl_fsm.ClkBypStaysOnOnceAsserted_A | 0 | 0 | 95755586 | 5523391 | 0 | 77 | |
tb.dut.u_lc_ctrl_fsm.EscStaysOnOnceAsserted_A | 0 | 0 | 95755586 | 19168707 | 0 | 6 | |
tb.dut.u_lc_ctrl_fsm.FlashRmaStaysOnOnceAsserted_A | 0 | 0 | 95755586 | 495956 | 0 | 16 | |
tb.dut.u_lc_ctrl_fsm.SecCmCFILinear_A | 0 | 0 | 95755586 | 0 | 0 | 2162 | |
tb.dut.u_lc_ctrl_fsm.gen_syncs[0].u_prim_lc_sync_flash_rma_ack.gen_flops.OutputDelay_A | 0 | 0 | 95449313 | 91305432 | 0 | 2427 | |
tb.dut.u_lc_ctrl_fsm.gen_syncs[1].u_prim_lc_sync_flash_rma_ack.gen_flops.OutputDelay_A | 0 | 0 | 95449313 | 91305432 | 0 | 2427 | |
tb.dut.u_lc_ctrl_fsm.u_prim_lc_sync_clk_byp_ack.gen_flops.OutputDelay_A | 0 | 0 | 95500505 | 91356451 | 0 | 2427 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 98199050 | 766 | 766 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 98199050 | 87 | 87 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 98199050 | 88 | 88 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 98199050 | 38 | 38 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 98199050 | 32 | 32 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 98199050 | 28 | 28 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 98199050 | 17 | 17 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 98199050 | 3732 | 3732 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 98199050 | 8192 | 8192 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 98199050 | 691373 | 691373 | 299 |
COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 98199050 | 766 | 766 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 98199050 | 87 | 87 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 98199050 | 88 | 88 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 98199050 | 38 | 38 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 98199050 | 32 | 32 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 98199050 | 28 | 28 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 98199050 | 17 | 17 | 2 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 98199050 | 3732 | 3732 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 98199050 | 8192 | 8192 | 0 | |
tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 98199050 | 691373 | 691373 | 299 |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |