| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 392 | 0 | 10 | 
| Category 0 | 392 | 0 | 10 | 
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 392 | 0 | 10 | 
| Severity 0 | 392 | 0 | 10 | 
| NUMBER | PERCENT | |
| Total Number | 392 | 100.00 | 
| Uncovered | 6 | 1.53 | 
| Success | 386 | 98.47 | 
| Failure | 0 | 0.00 | 
| Incomplete | 7 | 1.79 | 
| Without Attempts | 0 | 0.00 | 
| NUMBER | PERCENT | |
| Total Number | 10 | 100.00 | 
| Uncovered | 0 | 0.00 | 
| All Matches | 10 | 100.00 | 
| First Matches | 10 | 100.00 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| tb.dut.FpvSecCmCtrlKmacIfFsmCheck_A | 0 | 0 | 92735305 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmCtrlLcCntCheck_A | 0 | 0 | 87999689 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmCtrlLcFsmCheck_A | 0 | 0 | 92812716 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmCtrlLcStateCheck_A | 0 | 0 | 89963578 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmTapRegWeOnehotCheck_A | 0 | 0 | 95217385 | 0 | 0 | 0 | |
| tb.dut.u_lc_ctrl_fsm.SecCmCFILinear_A | 0 | 0 | 95217385 | 0 | 0 | 2147 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| tb.dut.u_lc_ctrl_fsm.ClkBypStaysOnOnceAsserted_A | 0 | 0 | 95217385 | 5171132 | 0 | 75 | |
| tb.dut.u_lc_ctrl_fsm.EscStaysOnOnceAsserted_A | 0 | 0 | 95217385 | 17141020 | 0 | 5 | |
| tb.dut.u_lc_ctrl_fsm.FlashRmaStaysOnOnceAsserted_A | 0 | 0 | 95217385 | 600531 | 0 | 11 | |
| tb.dut.u_lc_ctrl_fsm.SecCmCFILinear_A | 0 | 0 | 95217385 | 0 | 0 | 2147 | |
| tb.dut.u_lc_ctrl_fsm.gen_syncs[0].u_prim_lc_sync_flash_rma_ack.gen_flops.OutputDelay_A | 0 | 0 | 94875882 | 90734030 | 0 | 2424 | |
| tb.dut.u_lc_ctrl_fsm.gen_syncs[1].u_prim_lc_sync_flash_rma_ack.gen_flops.OutputDelay_A | 0 | 0 | 94875882 | 90734030 | 0 | 2424 | |
| tb.dut.u_lc_ctrl_fsm.u_prim_lc_sync_clk_byp_ack.gen_flops.OutputDelay_A | 0 | 0 | 94962775 | 90820936 | 0 | 2424 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 97461026 | 548 | 548 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 97461026 | 54 | 54 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 97461026 | 55 | 55 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 97461026 | 24 | 24 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 97461026 | 22 | 22 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 97461026 | 19 | 19 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 97461026 | 23 | 23 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 97461026 | 3699 | 3699 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 97461026 | 8480 | 8480 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 97461026 | 639690 | 639690 | 298 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 97461026 | 548 | 548 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 97461026 | 54 | 54 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 97461026 | 55 | 55 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 97461026 | 24 | 24 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 97461026 | 22 | 22 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 97461026 | 19 | 19 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 97461026 | 23 | 23 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 97461026 | 3699 | 3699 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 97461026 | 8480 | 8480 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 97461026 | 639690 | 639690 | 298 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |