| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 392 | 0 | 10 | 
| Category 0 | 392 | 0 | 10 | 
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 392 | 0 | 10 | 
| Severity 0 | 392 | 0 | 10 | 
| NUMBER | PERCENT | |
| Total Number | 392 | 100.00 | 
| Uncovered | 6 | 1.53 | 
| Success | 386 | 98.47 | 
| Failure | 0 | 0.00 | 
| Incomplete | 7 | 1.79 | 
| Without Attempts | 0 | 0.00 | 
| NUMBER | PERCENT | |
| Total Number | 10 | 100.00 | 
| Uncovered | 0 | 0.00 | 
| All Matches | 10 | 100.00 | 
| First Matches | 10 | 100.00 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| tb.dut.FpvSecCmCtrlKmacIfFsmCheck_A | 0 | 0 | 103866050 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmCtrlLcCntCheck_A | 0 | 0 | 97939221 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmCtrlLcFsmCheck_A | 0 | 0 | 103788161 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmCtrlLcStateCheck_A | 0 | 0 | 100457888 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmTapRegWeOnehotCheck_A | 0 | 0 | 106603833 | 0 | 0 | 0 | |
| tb.dut.u_lc_ctrl_fsm.SecCmCFILinear_A | 0 | 0 | 106603833 | 0 | 0 | 2113 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| tb.dut.u_lc_ctrl_fsm.ClkBypStaysOnOnceAsserted_A | 0 | 0 | 106603833 | 4942463 | 0 | 82 | |
| tb.dut.u_lc_ctrl_fsm.EscStaysOnOnceAsserted_A | 0 | 0 | 106603833 | 19843949 | 0 | 8 | |
| tb.dut.u_lc_ctrl_fsm.FlashRmaStaysOnOnceAsserted_A | 0 | 0 | 106603833 | 715586 | 0 | 14 | |
| tb.dut.u_lc_ctrl_fsm.SecCmCFILinear_A | 0 | 0 | 106603833 | 0 | 0 | 2113 | |
| tb.dut.u_lc_ctrl_fsm.gen_syncs[0].u_prim_lc_sync_flash_rma_ack.gen_flops.OutputDelay_A | 0 | 0 | 106183269 | 101811033 | 0 | 2424 | |
| tb.dut.u_lc_ctrl_fsm.gen_syncs[1].u_prim_lc_sync_flash_rma_ack.gen_flops.OutputDelay_A | 0 | 0 | 106183269 | 101811033 | 0 | 2424 | |
| tb.dut.u_lc_ctrl_fsm.u_prim_lc_sync_clk_byp_ack.gen_flops.OutputDelay_A | 0 | 0 | 106327201 | 101953755 | 0 | 2421 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 108737204 | 1048 | 1048 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 108737204 | 72 | 72 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 108737204 | 72 | 72 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 108737204 | 31 | 31 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 108737204 | 32 | 32 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 108737204 | 23 | 23 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 108737204 | 14 | 14 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 108737204 | 2794 | 2794 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 108737204 | 8879 | 8879 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 108737204 | 734765 | 734765 | 298 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 108737204 | 1048 | 1048 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 108737204 | 72 | 72 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 108737204 | 72 | 72 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 108737204 | 31 | 31 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 108737204 | 32 | 32 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 108737204 | 23 | 23 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 108737204 | 14 | 14 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 108737204 | 2794 | 2794 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 108737204 | 8879 | 8879 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 108737204 | 734765 | 734765 | 298 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |