Line Coverage for Module : 
prim_generic_clock_mux2
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Toggle Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Totals | 
4 | 
3 | 
75.00  | 
| Total Bits | 
8 | 
6 | 
75.00  | 
| Total Bits 0->1 | 
4 | 
3 | 
75.00  | 
| Total Bits 1->0 | 
4 | 
3 | 
75.00  | 
 |  |  |  | 
| Ports | 
4 | 
3 | 
75.00  | 
| Port Bits | 
8 | 
6 | 
75.00  | 
| Port Bits 0->1 | 
4 | 
3 | 
75.00  | 
| Port Bits 1->0 | 
4 | 
3 | 
75.00  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk0_i | 
Yes | 
Yes | 
T2,T4,T5 | 
Yes | 
T2,T4,T5 | 
INPUT | 
| clk1_i | 
Yes | 
Yes | 
T2,T4,T5 | 
Yes | 
T2,T4,T5 | 
INPUT | 
| sel_i | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| clk_o | 
Yes | 
Yes | 
T2,T4,T5 | 
Yes | 
T2,T4,T5 | 
OUTPUT | 
Assert Coverage for Module : 
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
75305624 | 
75303994 | 
0 | 
0 | 
| 
selKnown1 | 
92907135 | 
92905505 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
75305624 | 
75303994 | 
0 | 
0 | 
| T1 | 
81 | 
80 | 
0 | 
0 | 
| T2 | 
221966 | 
221964 | 
0 | 
0 | 
| T3 | 
10 | 
8 | 
0 | 
0 | 
| T4 | 
143743 | 
143741 | 
0 | 
0 | 
| T5 | 
0 | 
314119 | 
0 | 
0 | 
| T6 | 
0 | 
12393 | 
0 | 
0 | 
| T11 | 
68 | 
66 | 
0 | 
0 | 
| T12 | 
93 | 
91 | 
0 | 
0 | 
| T13 | 
2 | 
0 | 
0 | 
0 | 
| T14 | 
56 | 
54 | 
0 | 
0 | 
| T15 | 
59 | 
57 | 
0 | 
0 | 
| T16 | 
59 | 
57 | 
0 | 
0 | 
| T17 | 
1 | 
85 | 
0 | 
0 | 
| T18 | 
0 | 
48135 | 
0 | 
0 | 
| T19 | 
0 | 
910196 | 
0 | 
0 | 
| T20 | 
0 | 
248852 | 
0 | 
0 | 
| T21 | 
0 | 
171412 | 
0 | 
0 | 
| T22 | 
0 | 
116043 | 
0 | 
0 | 
| T23 | 
0 | 
49615 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
92907135 | 
92905505 | 
0 | 
0 | 
| T1 | 
30040 | 
30039 | 
0 | 
0 | 
| T2 | 
116999 | 
116998 | 
0 | 
0 | 
| T3 | 
35707 | 
35706 | 
0 | 
0 | 
| T4 | 
75298 | 
75297 | 
0 | 
0 | 
| T7 | 
4 | 
3 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
5 | 
4 | 
0 | 
0 | 
| T10 | 
0 | 
2 | 
0 | 
0 | 
| T11 | 
20026 | 
20025 | 
0 | 
0 | 
| T12 | 
37345 | 
37344 | 
0 | 
0 | 
| T13 | 
2169 | 
2168 | 
0 | 
0 | 
| T14 | 
23043 | 
23042 | 
0 | 
0 | 
| T15 | 
25721 | 
25720 | 
0 | 
0 | 
| T16 | 
27360 | 
27359 | 
0 | 
0 | 
| T24 | 
0 | 
3 | 
0 | 
0 | 
| T25 | 
0 | 
1 | 
0 | 
0 | 
| T26 | 
0 | 
6 | 
0 | 
0 | 
| T27 | 
0 | 
3 | 
0 | 
0 | 
| T28 | 
0 | 
4 | 
0 | 
0 | 
| T29 | 
0 | 
1 | 
0 | 
0 | 
| T30 | 
0 | 
3 | 
0 | 
0 | 
| T31 | 
1 | 
0 | 
0 | 
0 | 
| T32 | 
1 | 
0 | 
0 | 
0 | 
| T33 | 
1 | 
0 | 
0 | 
0 | 
| T34 | 
1 | 
0 | 
0 | 
0 | 
| T35 | 
1 | 
0 | 
0 | 
0 | 
| T36 | 
1 | 
0 | 
0 | 
0 | 
| T37 | 
1 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T2,T4,T5 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T2,T4,T5 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
75252635 | 
75251820 | 
0 | 
0 | 
| 
selKnown1 | 
92906207 | 
92905392 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
75252635 | 
75251820 | 
0 | 
0 | 
| T2 | 
221884 | 
221883 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
143737 | 
143736 | 
0 | 
0 | 
| T5 | 
0 | 
314119 | 
0 | 
0 | 
| T6 | 
0 | 
12393 | 
0 | 
0 | 
| T11 | 
1 | 
0 | 
0 | 
0 | 
| T12 | 
1 | 
0 | 
0 | 
0 | 
| T13 | 
1 | 
0 | 
0 | 
0 | 
| T14 | 
1 | 
0 | 
0 | 
0 | 
| T15 | 
1 | 
0 | 
0 | 
0 | 
| T16 | 
1 | 
0 | 
0 | 
0 | 
| T17 | 
1 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
48135 | 
0 | 
0 | 
| T19 | 
0 | 
910196 | 
0 | 
0 | 
| T20 | 
0 | 
248852 | 
0 | 
0 | 
| T21 | 
0 | 
171412 | 
0 | 
0 | 
| T22 | 
0 | 
116043 | 
0 | 
0 | 
| T23 | 
0 | 
49615 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
92906207 | 
92905392 | 
0 | 
0 | 
| T1 | 
30040 | 
30039 | 
0 | 
0 | 
| T2 | 
116999 | 
116998 | 
0 | 
0 | 
| T3 | 
35707 | 
35706 | 
0 | 
0 | 
| T4 | 
75298 | 
75297 | 
0 | 
0 | 
| T11 | 
20026 | 
20025 | 
0 | 
0 | 
| T12 | 
37345 | 
37344 | 
0 | 
0 | 
| T13 | 
2169 | 
2168 | 
0 | 
0 | 
| T14 | 
23043 | 
23042 | 
0 | 
0 | 
| T15 | 
25721 | 
25720 | 
0 | 
0 | 
| T16 | 
27360 | 
27359 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
52989 | 
52174 | 
0 | 
0 | 
| 
selKnown1 | 
928 | 
113 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
52989 | 
52174 | 
0 | 
0 | 
| T1 | 
81 | 
80 | 
0 | 
0 | 
| T2 | 
82 | 
81 | 
0 | 
0 | 
| T3 | 
9 | 
8 | 
0 | 
0 | 
| T4 | 
6 | 
5 | 
0 | 
0 | 
| T11 | 
67 | 
66 | 
0 | 
0 | 
| T12 | 
92 | 
91 | 
0 | 
0 | 
| T13 | 
1 | 
0 | 
0 | 
0 | 
| T14 | 
55 | 
54 | 
0 | 
0 | 
| T15 | 
58 | 
57 | 
0 | 
0 | 
| T16 | 
58 | 
57 | 
0 | 
0 | 
| T17 | 
0 | 
85 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
928 | 
113 | 
0 | 
0 | 
| T7 | 
4 | 
3 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
5 | 
4 | 
0 | 
0 | 
| T10 | 
0 | 
2 | 
0 | 
0 | 
| T24 | 
0 | 
3 | 
0 | 
0 | 
| T25 | 
0 | 
1 | 
0 | 
0 | 
| T26 | 
0 | 
6 | 
0 | 
0 | 
| T27 | 
0 | 
3 | 
0 | 
0 | 
| T28 | 
0 | 
4 | 
0 | 
0 | 
| T29 | 
0 | 
1 | 
0 | 
0 | 
| T30 | 
0 | 
3 | 
0 | 
0 | 
| T31 | 
1 | 
0 | 
0 | 
0 | 
| T32 | 
1 | 
0 | 
0 | 
0 | 
| T33 | 
1 | 
0 | 
0 | 
0 | 
| T34 | 
1 | 
0 | 
0 | 
0 | 
| T35 | 
1 | 
0 | 
0 | 
0 | 
| T36 | 
1 | 
0 | 
0 | 
0 | 
| T37 | 
1 | 
0 | 
0 | 
0 |