| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 392 | 0 | 10 | 
| Category 0 | 392 | 0 | 10 | 
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 392 | 0 | 10 | 
| Severity 0 | 392 | 0 | 10 | 
| NUMBER | PERCENT | |
| Total Number | 392 | 100.00 | 
| Uncovered | 6 | 1.53 | 
| Success | 386 | 98.47 | 
| Failure | 0 | 0.00 | 
| Incomplete | 7 | 1.79 | 
| Without Attempts | 0 | 0.00 | 
| NUMBER | PERCENT | |
| Total Number | 10 | 100.00 | 
| Uncovered | 0 | 0.00 | 
| All Matches | 10 | 100.00 | 
| First Matches | 10 | 100.00 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| tb.dut.FpvSecCmCtrlKmacIfFsmCheck_A | 0 | 0 | 90629007 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmCtrlLcCntCheck_A | 0 | 0 | 85682294 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmCtrlLcFsmCheck_A | 0 | 0 | 90600765 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmCtrlLcStateCheck_A | 0 | 0 | 87972378 | 0 | 0 | 0 | |
| tb.dut.FpvSecCmTapRegWeOnehotCheck_A | 0 | 0 | 92906207 | 0 | 0 | 0 | |
| tb.dut.u_lc_ctrl_fsm.SecCmCFILinear_A | 0 | 0 | 92906207 | 0 | 0 | 2092 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| tb.dut.u_lc_ctrl_fsm.ClkBypStaysOnOnceAsserted_A | 0 | 0 | 92906207 | 4456161 | 0 | 77 | |
| tb.dut.u_lc_ctrl_fsm.EscStaysOnOnceAsserted_A | 0 | 0 | 92906207 | 16389041 | 0 | 8 | |
| tb.dut.u_lc_ctrl_fsm.FlashRmaStaysOnOnceAsserted_A | 0 | 0 | 92906207 | 555849 | 0 | 12 | |
| tb.dut.u_lc_ctrl_fsm.SecCmCFILinear_A | 0 | 0 | 92906207 | 0 | 0 | 2092 | |
| tb.dut.u_lc_ctrl_fsm.gen_syncs[0].u_prim_lc_sync_flash_rma_ack.gen_flops.OutputDelay_A | 0 | 0 | 92561504 | 88487749 | 0 | 2424 | |
| tb.dut.u_lc_ctrl_fsm.gen_syncs[1].u_prim_lc_sync_flash_rma_ack.gen_flops.OutputDelay_A | 0 | 0 | 92561504 | 88487749 | 0 | 2424 | |
| tb.dut.u_lc_ctrl_fsm.u_prim_lc_sync_clk_byp_ack.gen_flops.OutputDelay_A | 0 | 0 | 92592094 | 88523097 | 0 | 2391 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 95049964 | 916 | 916 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 95049964 | 66 | 66 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 95049964 | 66 | 66 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 95049964 | 34 | 34 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 95049964 | 27 | 27 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 95049964 | 25 | 25 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 95049964 | 24 | 24 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 95049964 | 2872 | 2872 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 95049964 | 7753 | 7753 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 95049964 | 814151 | 814151 | 298 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 95049964 | 916 | 916 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 95049964 | 66 | 66 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 95049964 | 66 | 66 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 95049964 | 34 | 34 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 95049964 | 27 | 27 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 95049964 | 25 | 25 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 95049964 | 24 | 24 | 1 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 95049964 | 2872 | 2872 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 95049964 | 7753 | 7753 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 95049964 | 814151 | 814151 | 298 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |