Design subhierarchy
dashboard | hierarchy | modlist | groups | tests | asserts

Go up
NAME   SCORE   LINE   COND   TOGGLE   FSM   BRANCH   ASSERT   
gen_alert_tx[0].u_prim_alert_sender 100.00 100.00
gen_alert_tx[1].u_prim_alert_sender 100.00 100.00
gen_alert_tx[2].u_prim_alert_sender 100.00 100.00
lc_ctrl_csr_assert 100.00 100.00
tlul_assert_device 100.00 100.00 100.00 100.00
 u_dmi_jtag 80.46 80.46
 u_lc_ctrl_fsm 97.38 99.39 89.84 100.00 97.67 100.00
 u_lc_ctrl_kmac_if 96.03 99.10 100.00 83.33 97.73 100.00
 u_prim_clock_mux2 85.19 100.00 55.56 100.00
 u_prim_esc_receiver0 16.07 16.07
 u_prim_esc_receiver1 16.07 16.07
 u_prim_flop_2sync_init 100.00 100.00 100.00
 u_prim_lc_sync 100.00 100.00 100.00
 u_prim_mubi4_dec 0.00 0.00
 u_prim_rst_n_mux2 85.19 100.00 55.56 100.00
 u_reg 99.02 97.79 97.32 100.00 100.00 100.00
 u_reg_tap 93.90 97.36 98.54 73.61 100.00 100.00
 u_tap_tlul_host 81.19 98.00 92.86 15.09 100.00 100.00