Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
45894843 |
45893217 |
0 |
0 |
selKnown1 |
60131794 |
60130168 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
45894843 |
45893217 |
0 |
0 |
T2 |
16 |
15 |
0 |
0 |
T3 |
16 |
15 |
0 |
0 |
T4 |
9 |
8 |
0 |
0 |
T5 |
19414 |
19412 |
0 |
0 |
T6 |
14325 |
14323 |
0 |
0 |
T7 |
63045 |
63058 |
0 |
0 |
T8 |
50139 |
50138 |
0 |
0 |
T12 |
73 |
72 |
0 |
0 |
T13 |
63 |
62 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
88 |
87 |
0 |
0 |
T16 |
10 |
8 |
0 |
0 |
T17 |
55084 |
55083 |
0 |
0 |
T18 |
101061 |
101060 |
0 |
0 |
T19 |
0 |
199450 |
0 |
0 |
T20 |
0 |
27325 |
0 |
0 |
T21 |
0 |
56290 |
0 |
0 |
T22 |
0 |
227447 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60131794 |
60130168 |
0 |
0 |
T1 |
972 |
971 |
0 |
0 |
T2 |
29840 |
29839 |
0 |
0 |
T3 |
8961 |
8960 |
0 |
0 |
T4 |
4390 |
4389 |
0 |
0 |
T5 |
17688 |
17687 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
18859 |
18858 |
0 |
0 |
T13 |
33159 |
33158 |
0 |
0 |
T14 |
773 |
772 |
0 |
0 |
T15 |
27803 |
27802 |
0 |
0 |
T16 |
38189 |
38188 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
45852556 |
45851743 |
0 |
0 |
selKnown1 |
60130873 |
60130060 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
45852556 |
45851743 |
0 |
0 |
T5 |
19406 |
19405 |
0 |
0 |
T6 |
14321 |
14320 |
0 |
0 |
T7 |
63045 |
63044 |
0 |
0 |
T8 |
50139 |
50138 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
55084 |
55083 |
0 |
0 |
T18 |
101061 |
101060 |
0 |
0 |
T19 |
0 |
199450 |
0 |
0 |
T20 |
0 |
27325 |
0 |
0 |
T21 |
0 |
56290 |
0 |
0 |
T22 |
0 |
227447 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60130873 |
60130060 |
0 |
0 |
T1 |
972 |
971 |
0 |
0 |
T2 |
29840 |
29839 |
0 |
0 |
T3 |
8961 |
8960 |
0 |
0 |
T4 |
4390 |
4389 |
0 |
0 |
T5 |
17688 |
17687 |
0 |
0 |
T12 |
18859 |
18858 |
0 |
0 |
T13 |
33159 |
33158 |
0 |
0 |
T14 |
773 |
772 |
0 |
0 |
T15 |
27803 |
27802 |
0 |
0 |
T16 |
38189 |
38188 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42287 |
41474 |
0 |
0 |
selKnown1 |
921 |
108 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42287 |
41474 |
0 |
0 |
T2 |
16 |
15 |
0 |
0 |
T3 |
16 |
15 |
0 |
0 |
T4 |
9 |
8 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T6 |
4 |
3 |
0 |
0 |
T7 |
0 |
14 |
0 |
0 |
T12 |
73 |
72 |
0 |
0 |
T13 |
63 |
62 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
88 |
87 |
0 |
0 |
T16 |
9 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
921 |
108 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |