Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
40323173 |
40321545 |
0 |
0 |
selKnown1 |
54491812 |
54490184 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
40323173 |
40321545 |
0 |
0 |
T3 |
14 |
13 |
0 |
0 |
T4 |
13 |
12 |
0 |
0 |
T5 |
9446 |
9444 |
0 |
0 |
T6 |
16011 |
16009 |
0 |
0 |
T7 |
22217 |
22215 |
0 |
0 |
T8 |
0 |
22572 |
0 |
0 |
T10 |
41982 |
41980 |
0 |
0 |
T11 |
6 |
4 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
15 |
13 |
0 |
0 |
T14 |
1 |
59 |
0 |
0 |
T15 |
0 |
67291 |
0 |
0 |
T16 |
0 |
5 |
0 |
0 |
T17 |
0 |
52 |
0 |
0 |
T18 |
0 |
42606 |
0 |
0 |
T19 |
0 |
116714 |
0 |
0 |
T20 |
0 |
40909 |
0 |
0 |
T21 |
0 |
63324 |
0 |
0 |
T22 |
2 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54491812 |
54490184 |
0 |
0 |
T1 |
1578 |
1577 |
0 |
0 |
T2 |
905 |
904 |
0 |
0 |
T3 |
3817 |
3816 |
0 |
0 |
T4 |
5102 |
5101 |
0 |
0 |
T5 |
6928 |
6927 |
0 |
0 |
T6 |
9139 |
9137 |
0 |
0 |
T7 |
12201 |
12199 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
25331 |
25329 |
0 |
0 |
T11 |
20633 |
20631 |
0 |
0 |
T12 |
943 |
941 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
40279247 |
40278433 |
0 |
0 |
selKnown1 |
54490906 |
54490092 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
40279247 |
40278433 |
0 |
0 |
T5 |
9444 |
9443 |
0 |
0 |
T6 |
16010 |
16009 |
0 |
0 |
T7 |
22216 |
22215 |
0 |
0 |
T8 |
0 |
22572 |
0 |
0 |
T10 |
41967 |
41966 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
0 |
67277 |
0 |
0 |
T18 |
0 |
42606 |
0 |
0 |
T19 |
0 |
116714 |
0 |
0 |
T20 |
0 |
40909 |
0 |
0 |
T21 |
0 |
63324 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54490906 |
54490092 |
0 |
0 |
T1 |
1578 |
1577 |
0 |
0 |
T2 |
905 |
904 |
0 |
0 |
T3 |
3817 |
3816 |
0 |
0 |
T4 |
5102 |
5101 |
0 |
0 |
T5 |
6928 |
6927 |
0 |
0 |
T6 |
9137 |
9136 |
0 |
0 |
T7 |
12200 |
12199 |
0 |
0 |
T10 |
25330 |
25329 |
0 |
0 |
T11 |
20632 |
20631 |
0 |
0 |
T12 |
942 |
941 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
43926 |
43112 |
0 |
0 |
selKnown1 |
906 |
92 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43926 |
43112 |
0 |
0 |
T3 |
14 |
13 |
0 |
0 |
T4 |
13 |
12 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T10 |
15 |
14 |
0 |
0 |
T11 |
5 |
4 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
14 |
13 |
0 |
0 |
T14 |
0 |
59 |
0 |
0 |
T15 |
0 |
14 |
0 |
0 |
T16 |
0 |
5 |
0 |
0 |
T17 |
0 |
52 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
906 |
92 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |