Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
clk1_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
38659040 |
38657398 |
0 |
0 |
selKnown1 |
56171637 |
56169995 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38659040 |
38657398 |
0 |
0 |
T2 |
5 |
4 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
14 |
13 |
0 |
0 |
T5 |
12 |
10 |
0 |
0 |
T6 |
19189 |
19187 |
0 |
0 |
T7 |
31123 |
31121 |
0 |
0 |
T8 |
50302 |
50301 |
0 |
0 |
T9 |
23686 |
23685 |
0 |
0 |
T11 |
15885 |
15888 |
0 |
0 |
T12 |
0 |
28767 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
2 |
0 |
0 |
0 |
T16 |
15 |
13 |
0 |
0 |
T17 |
1 |
55 |
0 |
0 |
T18 |
1 |
11 |
0 |
0 |
T19 |
0 |
24359 |
0 |
0 |
T20 |
0 |
87 |
0 |
0 |
T21 |
0 |
35026 |
0 |
0 |
T22 |
0 |
82838 |
0 |
0 |
T23 |
0 |
60032 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56171637 |
56169995 |
0 |
0 |
T1 |
1326 |
1325 |
0 |
0 |
T2 |
2747 |
2746 |
0 |
0 |
T3 |
929 |
928 |
0 |
0 |
T4 |
5329 |
5328 |
0 |
0 |
T5 |
3525 |
3524 |
0 |
0 |
T6 |
14684 |
14683 |
0 |
0 |
T7 |
32034 |
32033 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
2 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
2136 |
2135 |
0 |
0 |
T14 |
992 |
991 |
0 |
0 |
T15 |
1401 |
1400 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
38616309 |
38615488 |
0 |
0 |
selKnown1 |
56170707 |
56169886 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38616309 |
38615488 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
19188 |
19187 |
0 |
0 |
T7 |
31111 |
31110 |
0 |
0 |
T8 |
50302 |
50301 |
0 |
0 |
T9 |
23686 |
23685 |
0 |
0 |
T11 |
15885 |
15884 |
0 |
0 |
T12 |
0 |
28756 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
0 |
24359 |
0 |
0 |
T21 |
0 |
35026 |
0 |
0 |
T22 |
0 |
82838 |
0 |
0 |
T23 |
0 |
60032 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56170707 |
56169886 |
0 |
0 |
T1 |
1326 |
1325 |
0 |
0 |
T2 |
2747 |
2746 |
0 |
0 |
T3 |
929 |
928 |
0 |
0 |
T4 |
5329 |
5328 |
0 |
0 |
T5 |
3525 |
3524 |
0 |
0 |
T6 |
14684 |
14683 |
0 |
0 |
T7 |
32034 |
32033 |
0 |
0 |
T13 |
2136 |
2135 |
0 |
0 |
T14 |
992 |
991 |
0 |
0 |
T15 |
1401 |
1400 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42731 |
41910 |
0 |
0 |
selKnown1 |
930 |
109 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42731 |
41910 |
0 |
0 |
T2 |
5 |
4 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
14 |
13 |
0 |
0 |
T5 |
11 |
10 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
12 |
11 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
14 |
13 |
0 |
0 |
T17 |
0 |
55 |
0 |
0 |
T18 |
0 |
11 |
0 |
0 |
T20 |
0 |
87 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
930 |
109 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
2 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |