Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
clk1_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
41098746 |
41097118 |
0 |
0 |
selKnown1 |
55286600 |
55284972 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
41098746 |
41097118 |
0 |
0 |
T2 |
19 |
18 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
17 |
15 |
0 |
0 |
T6 |
4011 |
4009 |
0 |
0 |
T7 |
10090 |
10088 |
0 |
0 |
T8 |
19406 |
19404 |
0 |
0 |
T9 |
40151 |
40149 |
0 |
0 |
T10 |
0 |
25866 |
0 |
0 |
T11 |
0 |
62891 |
0 |
0 |
T14 |
82 |
80 |
0 |
0 |
T15 |
10 |
8 |
0 |
0 |
T16 |
47458 |
47467 |
0 |
0 |
T17 |
1 |
75 |
0 |
0 |
T18 |
0 |
9 |
0 |
0 |
T19 |
0 |
15509 |
0 |
0 |
T20 |
0 |
41296 |
0 |
0 |
T21 |
0 |
59912 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
55286600 |
55284972 |
0 |
0 |
T1 |
1787 |
1786 |
0 |
0 |
T2 |
8851 |
8850 |
0 |
0 |
T3 |
1059 |
1058 |
0 |
0 |
T4 |
6965 |
6964 |
0 |
0 |
T5 |
6387 |
6386 |
0 |
0 |
T6 |
3675 |
3674 |
0 |
0 |
T7 |
7969 |
7968 |
0 |
0 |
T8 |
17206 |
17205 |
0 |
0 |
T9 |
24229 |
24228 |
0 |
0 |
T11 |
7 |
6 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T14 |
33841 |
33840 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
41053891 |
41053077 |
0 |
0 |
selKnown1 |
55285669 |
55284855 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
41053891 |
41053077 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
4010 |
4009 |
0 |
0 |
T7 |
10087 |
10086 |
0 |
0 |
T8 |
19399 |
19398 |
0 |
0 |
T9 |
40150 |
40149 |
0 |
0 |
T10 |
0 |
25866 |
0 |
0 |
T11 |
0 |
62891 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
47458 |
47457 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T19 |
0 |
15509 |
0 |
0 |
T20 |
0 |
41296 |
0 |
0 |
T21 |
0 |
59912 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
55285669 |
55284855 |
0 |
0 |
T1 |
1787 |
1786 |
0 |
0 |
T2 |
8851 |
8850 |
0 |
0 |
T3 |
1059 |
1058 |
0 |
0 |
T4 |
6965 |
6964 |
0 |
0 |
T5 |
6387 |
6386 |
0 |
0 |
T6 |
3675 |
3674 |
0 |
0 |
T7 |
7969 |
7968 |
0 |
0 |
T8 |
17206 |
17205 |
0 |
0 |
T9 |
24229 |
24228 |
0 |
0 |
T14 |
33841 |
33840 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
44855 |
44041 |
0 |
0 |
selKnown1 |
931 |
117 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
44855 |
44041 |
0 |
0 |
T2 |
19 |
18 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
20 |
19 |
0 |
0 |
T5 |
16 |
15 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
7 |
6 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T14 |
81 |
80 |
0 |
0 |
T15 |
9 |
8 |
0 |
0 |
T16 |
0 |
10 |
0 |
0 |
T17 |
0 |
75 |
0 |
0 |
T18 |
0 |
9 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
931 |
117 |
0 |
0 |
T11 |
7 |
6 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |