Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
| clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
42737936 |
42736304 |
0 |
0 |
|
selKnown1 |
63543860 |
63542228 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
42737936 |
42736304 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
8 |
7 |
0 |
0 |
| T5 |
28479 |
28477 |
0 |
0 |
| T6 |
56742 |
56740 |
0 |
0 |
| T7 |
55539 |
55537 |
0 |
0 |
| T8 |
0 |
15817 |
0 |
0 |
| T9 |
0 |
11666 |
0 |
0 |
| T11 |
89003 |
89008 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
15 |
14 |
0 |
0 |
| T14 |
58 |
57 |
0 |
0 |
| T15 |
56 |
54 |
0 |
0 |
| T16 |
1 |
87 |
0 |
0 |
| T17 |
69189 |
69188 |
0 |
0 |
| T18 |
0 |
36256 |
0 |
0 |
| T19 |
0 |
258989 |
0 |
0 |
| T20 |
0 |
198078 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
63543860 |
63542228 |
0 |
0 |
| T1 |
1232 |
1231 |
0 |
0 |
| T2 |
2393 |
2392 |
0 |
0 |
| T3 |
1507 |
1506 |
0 |
0 |
| T4 |
32913 |
32912 |
0 |
0 |
| T5 |
21036 |
21035 |
0 |
0 |
| T6 |
37360 |
37358 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1116 |
1115 |
0 |
0 |
| T13 |
7966 |
7965 |
0 |
0 |
| T14 |
23866 |
23865 |
0 |
0 |
| T15 |
21717 |
21715 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
4 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
0 |
2 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T5,T6,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
42694367 |
42693551 |
0 |
0 |
|
selKnown1 |
63542925 |
63542109 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
42694367 |
42693551 |
0 |
0 |
| T5 |
28467 |
28466 |
0 |
0 |
| T6 |
56741 |
56740 |
0 |
0 |
| T7 |
55520 |
55519 |
0 |
0 |
| T8 |
0 |
15817 |
0 |
0 |
| T9 |
0 |
11666 |
0 |
0 |
| T11 |
89003 |
89002 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
69189 |
69188 |
0 |
0 |
| T18 |
0 |
36256 |
0 |
0 |
| T19 |
0 |
258989 |
0 |
0 |
| T20 |
0 |
198078 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
63542925 |
63542109 |
0 |
0 |
| T1 |
1232 |
1231 |
0 |
0 |
| T2 |
2393 |
2392 |
0 |
0 |
| T3 |
1507 |
1506 |
0 |
0 |
| T4 |
32913 |
32912 |
0 |
0 |
| T5 |
21036 |
21035 |
0 |
0 |
| T6 |
37356 |
37355 |
0 |
0 |
| T12 |
1116 |
1115 |
0 |
0 |
| T13 |
7966 |
7965 |
0 |
0 |
| T14 |
23866 |
23865 |
0 |
0 |
| T15 |
21716 |
21715 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
43569 |
42753 |
0 |
0 |
|
selKnown1 |
935 |
119 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
43569 |
42753 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
8 |
7 |
0 |
0 |
| T5 |
12 |
11 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T7 |
19 |
18 |
0 |
0 |
| T11 |
0 |
6 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
15 |
14 |
0 |
0 |
| T14 |
58 |
57 |
0 |
0 |
| T15 |
55 |
54 |
0 |
0 |
| T16 |
0 |
87 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
935 |
119 |
0 |
0 |
| T6 |
4 |
3 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
4 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
0 |
2 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |