Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
39253634 |
39251992 |
0 |
0 |
selKnown1 |
58467494 |
58465852 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39253634 |
39251992 |
0 |
0 |
T2 |
15 |
14 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
15 |
14 |
0 |
0 |
T5 |
7661 |
7659 |
0 |
0 |
T6 |
22605 |
22603 |
0 |
0 |
T7 |
62448 |
62446 |
0 |
0 |
T8 |
0 |
54216 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
16 |
14 |
0 |
0 |
T14 |
7 |
5 |
0 |
0 |
T15 |
95 |
93 |
0 |
0 |
T16 |
1 |
89 |
0 |
0 |
T17 |
66032 |
66045 |
0 |
0 |
T18 |
0 |
7960 |
0 |
0 |
T19 |
0 |
18804 |
0 |
0 |
T20 |
0 |
22842 |
0 |
0 |
T21 |
0 |
31132 |
0 |
0 |
T22 |
0 |
57656 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
58467494 |
58465852 |
0 |
0 |
T1 |
1339 |
1338 |
0 |
0 |
T2 |
3290 |
3289 |
0 |
0 |
T3 |
7199 |
7198 |
0 |
0 |
T4 |
8374 |
8373 |
0 |
0 |
T5 |
8413 |
8412 |
0 |
0 |
T6 |
29643 |
29642 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
808 |
807 |
0 |
0 |
T13 |
5856 |
5855 |
0 |
0 |
T14 |
2525 |
2524 |
0 |
0 |
T15 |
46840 |
46839 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
39210973 |
39210152 |
0 |
0 |
selKnown1 |
58466557 |
58465736 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39210973 |
39210152 |
0 |
0 |
T5 |
7659 |
7658 |
0 |
0 |
T6 |
22598 |
22597 |
0 |
0 |
T7 |
62447 |
62446 |
0 |
0 |
T8 |
0 |
54216 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
66032 |
66031 |
0 |
0 |
T18 |
0 |
7960 |
0 |
0 |
T19 |
0 |
18804 |
0 |
0 |
T20 |
0 |
22842 |
0 |
0 |
T21 |
0 |
31132 |
0 |
0 |
T22 |
0 |
57656 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
58466557 |
58465736 |
0 |
0 |
T1 |
1339 |
1338 |
0 |
0 |
T2 |
3290 |
3289 |
0 |
0 |
T3 |
7199 |
7198 |
0 |
0 |
T4 |
8374 |
8373 |
0 |
0 |
T5 |
8413 |
8412 |
0 |
0 |
T6 |
29643 |
29642 |
0 |
0 |
T12 |
808 |
807 |
0 |
0 |
T13 |
5856 |
5855 |
0 |
0 |
T14 |
2525 |
2524 |
0 |
0 |
T15 |
46840 |
46839 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42661 |
41840 |
0 |
0 |
selKnown1 |
937 |
116 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42661 |
41840 |
0 |
0 |
T2 |
15 |
14 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
15 |
14 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
7 |
6 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
15 |
14 |
0 |
0 |
T14 |
6 |
5 |
0 |
0 |
T15 |
94 |
93 |
0 |
0 |
T16 |
0 |
89 |
0 |
0 |
T17 |
0 |
14 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
937 |
116 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |