Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 gen_scan.i_dft_tck_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 u_rst_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_clock_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_rst_n_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_mux2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00

16 // We model the mux with logic operations for GTECH runs. 17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i); Tests: T1 T2 T3 

Cond Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Toggle Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T5,T6,T7 Yes T5,T6,T7 INPUT
clk1_i Yes Yes T5,T6,T7 Yes T5,T6,T7 INPUT
sel_i No No No INPUT
clk_o Yes Yes T5,T6,T7 Yes T5,T6,T7 OUTPUT


Assert Coverage for Module : prim_generic_clock_mux2
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 51854289 51852657 0 0
selKnown1 66879330 66877698 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 51854289 51852657 0 0
T2 121 120 0 0
T3 18 17 0 0
T4 15 14 0 0
T5 15693 15691 0 0
T6 15254 15252 0 0
T7 15046 15044 0 0
T8 0 77380 0 0
T10 0 137851 0 0
T11 0 54395 0 0
T12 1 0 0 0
T13 63 61 0 0
T14 17 15 0 0
T15 1 67 0 0
T16 1 67 0 0
T17 1 61 0 0
T18 0 11 0 0
T19 0 52033 0 0
T20 0 7073 0 0
T21 0 16890 0 0
T22 0 24609 0 0
T23 2 0 0 0
T24 1 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 66879330 66877698 0 0
T1 1346 1345 0 0
T2 20004 20003 0 0
T3 5714 5713 0 0
T4 8165 8164 0 0
T5 15092 15091 0 0
T6 19193 19192 0 0
T7 25113 25111 0 0
T8 0 5 0 0
T9 0 4 0 0
T10 1 0 0 0
T12 860 859 0 0
T13 29282 29281 0 0
T14 13653 13651 0 0
T15 1 0 0 0
T16 1 0 0 0
T17 1 0 0 0
T18 1 0 0 0
T23 1 0 0 0
T24 1 0 0 0
T25 0 5 0 0
T26 0 6 0 0
T27 0 4 0 0
T28 0 5 0 0
T29 0 3 0 0
T30 0 3 0 0
T31 0 2 0 0
T32 1 0 0 0

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T5,T6,T7 Yes T5,T6,T7 INPUT
clk1_i Yes Yes T5,T6,T7 Yes T5,T6,T7 INPUT
sel_i No No No INPUT
clk_o Yes Yes T5,T6,T7 Yes T5,T6,T7 OUTPUT

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T6,T10,T11 Yes T5,T6,T7 INPUT
clk1_i Yes Yes T7,T8,T9 Yes T7,T8,T9 INPUT
sel_i No No No INPUT
clk_o Yes Yes T6,T10,T11 Yes T5,T6,T7 OUTPUT

Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00

16 // We model the mux with logic operations for GTECH runs. 17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i); Tests: T1 T2 T3 

Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT5,T6,T7
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT5,T6,T7
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 51809974 51809158 0 0
selKnown1 66878396 66877580 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 51809974 51809158 0 0
T5 15692 15691 0 0
T6 15249 15248 0 0
T7 15045 15044 0 0
T8 0 77380 0 0
T10 0 137851 0 0
T11 0 54395 0 0
T13 1 0 0 0
T14 1 0 0 0
T15 1 0 0 0
T16 1 0 0 0
T17 1 0 0 0
T19 0 52033 0 0
T20 0 7073 0 0
T21 0 16890 0 0
T22 0 24609 0 0
T23 1 0 0 0
T24 1 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 66878396 66877580 0 0
T1 1346 1345 0 0
T2 20004 20003 0 0
T3 5714 5713 0 0
T4 8165 8164 0 0
T5 15092 15091 0 0
T6 19193 19192 0 0
T7 25111 25110 0 0
T12 860 859 0 0
T13 29282 29281 0 0
T14 13652 13651 0 0

Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00

16 // We model the mux with logic operations for GTECH runs. 17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i); Tests: T1 T2 T3 

Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 44315 43499 0 0
selKnown1 934 118 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 44315 43499 0 0
T2 121 120 0 0
T3 18 17 0 0
T4 15 14 0 0
T5 1 0 0 0
T6 5 4 0 0
T7 1 0 0 0
T12 1 0 0 0
T13 62 61 0 0
T14 16 15 0 0
T15 0 67 0 0
T16 0 67 0 0
T17 0 61 0 0
T18 0 11 0 0
T23 1 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 934 118 0 0
T7 2 1 0 0
T8 0 5 0 0
T9 0 4 0 0
T10 1 0 0 0
T14 1 0 0 0
T15 1 0 0 0
T16 1 0 0 0
T17 1 0 0 0
T18 1 0 0 0
T23 1 0 0 0
T24 1 0 0 0
T25 0 5 0 0
T26 0 6 0 0
T27 0 4 0 0
T28 0 5 0 0
T29 0 3 0 0
T30 0 3 0 0
T31 0 2 0 0
T32 1 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%