Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 gen_scan.i_dft_tck_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 u_rst_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_clock_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_rst_n_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_mux2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00

16 // We model the mux with logic operations for GTECH runs. 17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i); Tests: T1 T2 T3 

Cond Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Toggle Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T6,T5,T7 Yes T6,T5,T7 INPUT
clk1_i Yes Yes T6,T5,T7 Yes T6,T5,T7 INPUT
sel_i No No No INPUT
clk_o Yes Yes T6,T5,T7 Yes T6,T5,T7 OUTPUT


Assert Coverage for Module : prim_generic_clock_mux2
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 42323402 42321754 0 0
selKnown1 61005342 61003694 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 42323402 42321754 0 0
T2 3 2 0 0
T3 1 0 0 0
T4 4 3 0 0
T5 15748 15746 0 0
T6 3760 3758 0 0
T7 34108 34106 0 0
T11 28438 28436 0 0
T12 16 14 0 0
T13 85 83 0 0
T14 8 6 0 0
T15 1 93 0 0
T16 0 71 0 0
T17 0 17 0 0
T18 0 142454 0 0
T19 0 28520 0 0
T20 0 60954 0 0
T21 0 48205 0 0
T22 0 112899 0 0
T23 0 57831 0 0
T24 1 0 0 0
T25 1 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 61005342 61003694 0 0
T1 821 820 0 0
T2 1896 1895 0 0
T3 939 938 0 0
T4 3067 3066 0 0
T5 17537 17536 0 0
T6 7233 7232 0 0
T7 50526 50525 0 0
T8 5 4 0 0
T9 3 2 0 0
T10 0 5 0 0
T11 18445 18444 0 0
T12 13618 13617 0 0
T13 36722 36721 0 0
T26 0 4 0 0
T27 0 1 0 0
T28 0 1 0 0
T29 0 2 0 0
T30 0 4 0 0
T31 0 5 0 0
T32 0 4 0 0
T33 1 0 0 0
T34 1 0 0 0
T35 1 0 0 0
T36 1 0 0 0
T37 1 0 0 0
T38 1 0 0 0
T39 1 0 0 0
T40 1 0 0 0

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T6,T5,T7 Yes T6,T5,T7 INPUT
clk1_i Yes Yes T6,T5,T7 Yes T6,T5,T7 INPUT
sel_i No No No INPUT
clk_o Yes Yes T6,T5,T7 Yes T6,T5,T7 OUTPUT

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T6,T5,T7 Yes T6,T5,T7 INPUT
clk1_i Yes Yes T6,T8,T9 Yes T8,T9,T10 INPUT
sel_i No No No INPUT
clk_o Yes Yes T6,T5,T7 Yes T6,T5,T7 OUTPUT

Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00

16 // We model the mux with logic operations for GTECH runs. 17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i); Tests: T1 T2 T3 

Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT6,T5,T7
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT6,T5,T7
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 42281101 42280277 0 0
selKnown1 61004413 61003589 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 42281101 42280277 0 0
T5 15743 15742 0 0
T6 3759 3758 0 0
T7 34094 34093 0 0
T11 28437 28436 0 0
T12 1 0 0 0
T13 1 0 0 0
T14 1 0 0 0
T15 1 0 0 0
T18 0 142454 0 0
T19 0 28520 0 0
T20 0 60954 0 0
T21 0 48205 0 0
T22 0 112899 0 0
T23 0 57831 0 0
T24 1 0 0 0
T25 1 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 61004413 61003589 0 0
T1 821 820 0 0
T2 1896 1895 0 0
T3 939 938 0 0
T4 3067 3066 0 0
T5 17537 17536 0 0
T6 7233 7232 0 0
T7 50526 50525 0 0
T11 18445 18444 0 0
T12 13618 13617 0 0
T13 36722 36721 0 0

Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00

16 // We model the mux with logic operations for GTECH runs. 17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i); Tests: T1 T2 T3 

Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 42301 41477 0 0
selKnown1 929 105 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 42301 41477 0 0
T2 3 2 0 0
T3 1 0 0 0
T4 4 3 0 0
T5 5 4 0 0
T6 1 0 0 0
T7 14 13 0 0
T11 1 0 0 0
T12 15 14 0 0
T13 84 83 0 0
T14 7 6 0 0
T15 0 93 0 0
T16 0 71 0 0
T17 0 17 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 929 105 0 0
T8 5 4 0 0
T9 3 2 0 0
T10 0 5 0 0
T26 0 4 0 0
T27 0 1 0 0
T28 0 1 0 0
T29 0 2 0 0
T30 0 4 0 0
T31 0 5 0 0
T32 0 4 0 0
T33 1 0 0 0
T34 1 0 0 0
T35 1 0 0 0
T36 1 0 0 0
T37 1 0 0 0
T38 1 0 0 0
T39 1 0 0 0
T40 1 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%