9601d3bbdd
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | wake_up | otp_ctrl_wake_up | 0 | 1 | 0.00 | ||
V1 | smoke | otp_ctrl_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | otp_ctrl_csr_hw_reset | 3.120s | 1.458ms | 5 | 5 | 100.00 |
V1 | csr_rw | otp_ctrl_csr_rw | 2.050s | 583.149us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | otp_ctrl_csr_bit_bash | 10.330s | 1.496ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | otp_ctrl_csr_aliasing | 4.680s | 341.105us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | otp_ctrl_csr_mem_rw_with_rand_reset | 4.570s | 207.346us | 19 | 20 | 95.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | otp_ctrl_csr_rw | 2.050s | 583.149us | 20 | 20 | 100.00 |
otp_ctrl_csr_aliasing | 4.680s | 341.105us | 5 | 5 | 100.00 | ||
V1 | mem_walk | otp_ctrl_mem_walk | 1.420s | 531.519us | 5 | 5 | 100.00 |
V1 | mem_partial_access | otp_ctrl_mem_partial_access | 1.720s | 498.972us | 5 | 5 | 100.00 |
V1 | TOTAL | 64 | 116 | 55.17 | |||
V2 | dai_access_partition_walk | otp_ctrl_partition_walk | 0 | 1 | 0.00 | ||
V2 | init_fail | otp_ctrl_init_fail | 0 | 300 | 0.00 | ||
V2 | partition_check | otp_ctrl_background_chks | 0 | 10 | 0.00 | ||
otp_ctrl_check_fail | 0 | 50 | 0.00 | ||||
V2 | regwen_during_otp_init | otp_ctrl_regwen | 0 | 50 | 0.00 | ||
V2 | partition_lock | otp_ctrl_dai_lock | 0 | 50 | 0.00 | ||
V2 | interface_key_check | otp_ctrl_parallel_key_req | 0 | 50 | 0.00 | ||
V2 | lc_interactions | otp_ctrl_parallel_lc_req | 0 | 50 | 0.00 | ||
otp_ctrl_parallel_lc_esc | 0 | 200 | 0.00 | ||||
V2 | otp_dai_errors | otp_ctrl_dai_errs | 0 | 50 | 0.00 | ||
V2 | otp_macro_errors | otp_ctrl_macro_errs | 0 | 50 | 0.00 | ||
V2 | test_access | otp_ctrl_test_access | 0 | 50 | 0.00 | ||
V2 | stress_all | otp_ctrl_stress_all | 0 | 50 | 0.00 | ||
V2 | intr_test | otp_ctrl_intr_test | 1.990s | 580.366us | 50 | 50 | 100.00 |
V2 | alert_test | otp_ctrl_alert_test | 0 | 50 | 0.00 | ||
V2 | tl_d_oob_addr_access | otp_ctrl_tl_errors | 9.560s | 2.391ms | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | otp_ctrl_tl_errors | 9.560s | 2.391ms | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | otp_ctrl_csr_hw_reset | 3.120s | 1.458ms | 5 | 5 | 100.00 |
otp_ctrl_csr_rw | 2.050s | 583.149us | 20 | 20 | 100.00 | ||
otp_ctrl_csr_aliasing | 4.680s | 341.105us | 5 | 5 | 100.00 | ||
otp_ctrl_same_csr_outstanding | 2.830s | 197.624us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | otp_ctrl_csr_hw_reset | 3.120s | 1.458ms | 5 | 5 | 100.00 |
otp_ctrl_csr_rw | 2.050s | 583.149us | 20 | 20 | 100.00 | ||
otp_ctrl_csr_aliasing | 4.680s | 341.105us | 5 | 5 | 100.00 | ||
otp_ctrl_same_csr_outstanding | 2.830s | 197.624us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 90 | 1101 | 8.17 | |||
V2S | sec_cm_additional_check | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | tl_intg_err | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
otp_ctrl_tl_intg_err | 39.990s | 18.294ms | 20 | 20 | 100.00 | ||
V2S | prim_count_check | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | prim_fsm_check | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_bus_integrity | otp_ctrl_tl_intg_err | 39.990s | 18.294ms | 20 | 20 | 100.00 |
V2S | sec_cm_secret_mem_scramble | otp_ctrl_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_part_mem_digest | otp_ctrl_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_dai_fsm_sparse | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_kdi_fsm_sparse | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_lci_fsm_sparse | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_part_fsm_sparse | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_scrmbl_fsm_sparse | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_timer_fsm_sparse | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_dai_ctr_redun | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_kdi_seed_ctr_redun | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_kdi_entropy_ctr_redun | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_lci_ctr_redun | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_part_ctr_redun | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_scrmbl_ctr_redun | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_timer_integ_ctr_redun | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_timer_cnsty_ctr_redun | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_timer_lfsr_redun | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_dai_fsm_local_esc | otp_ctrl_parallel_lc_esc | 0 | 200 | 0.00 | ||
otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_lci_fsm_local_esc | otp_ctrl_parallel_lc_esc | 0 | 200 | 0.00 | ||
V2S | sec_cm_kdi_fsm_local_esc | otp_ctrl_parallel_lc_esc | 0 | 200 | 0.00 | ||
V2S | sec_cm_part_fsm_local_esc | otp_ctrl_parallel_lc_esc | 0 | 200 | 0.00 | ||
otp_ctrl_macro_errs | 0 | 50 | 0.00 | ||||
V2S | sec_cm_scrmbl_fsm_local_esc | otp_ctrl_parallel_lc_esc | 0 | 200 | 0.00 | ||
V2S | sec_cm_timer_fsm_local_esc | otp_ctrl_parallel_lc_esc | 0 | 200 | 0.00 | ||
otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_dai_fsm_global_esc | otp_ctrl_parallel_lc_esc | 0 | 200 | 0.00 | ||
otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_lci_fsm_global_esc | otp_ctrl_parallel_lc_esc | 0 | 200 | 0.00 | ||
V2S | sec_cm_kdi_fsm_global_esc | otp_ctrl_parallel_lc_esc | 0 | 200 | 0.00 | ||
V2S | sec_cm_part_fsm_global_esc | otp_ctrl_parallel_lc_esc | 0 | 200 | 0.00 | ||
otp_ctrl_macro_errs | 0 | 50 | 0.00 | ||||
V2S | sec_cm_scrmbl_fsm_global_esc | otp_ctrl_parallel_lc_esc | 0 | 200 | 0.00 | ||
V2S | sec_cm_timer_fsm_global_esc | otp_ctrl_parallel_lc_esc | 0 | 200 | 0.00 | ||
otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_part_data_reg_integrity | otp_ctrl_init_fail | 0 | 300 | 0.00 | ||
V2S | sec_cm_part_data_reg_bkgn_chk | otp_ctrl_check_fail | 0 | 50 | 0.00 | ||
V2S | sec_cm_part_mem_regren | otp_ctrl_dai_lock | 0 | 50 | 0.00 | ||
V2S | sec_cm_part_mem_sw_unreadable | otp_ctrl_dai_lock | 0 | 50 | 0.00 | ||
V2S | sec_cm_part_mem_sw_unwritable | otp_ctrl_dai_lock | 0 | 50 | 0.00 | ||
V2S | sec_cm_lc_part_mem_sw_noaccess | otp_ctrl_dai_lock | 0 | 50 | 0.00 | ||
V2S | sec_cm_access_ctrl_mubi | otp_ctrl_dai_lock | 0 | 50 | 0.00 | ||
V2S | sec_cm_token_valid_ctrl_mubi | otp_ctrl_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_lc_ctrl_intersig_mubi | otp_ctrl_dai_lock | 0 | 50 | 0.00 | ||
V2S | sec_cm_test_bus_lc_gated | otp_ctrl_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_test_tl_lc_gate_fsm_sparse | otp_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_direct_access_config_regwen | otp_ctrl_regwen | 0 | 50 | 0.00 | ||
V2S | sec_cm_check_trigger_config_regwen | otp_ctrl_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_check_config_regwen | otp_ctrl_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_macro_mem_integrity | otp_ctrl_macro_errs | 0 | 50 | 0.00 | ||
V2S | TOTAL | 20 | 25 | 80.00 | |||
V3 | otp_ctrl_low_freq_read | otp_ctrl_low_freq_read | 0 | 1 | 0.00 | ||
V3 | stress_all_with_rand_reset | otp_ctrl_stress_all_with_rand_reset | 0 | 100 | 0.00 | ||
V3 | TOTAL | 0 | 101 | 0.00 | |||
TOTAL | 174 | 1343 | 12.96 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 9 | 9 | 6 | 66.67 |
V2 | 17 | 17 | 3 | 17.65 |
V2S | 2 | 2 | 1 | 50.00 |
V3 | 2 | 2 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
33.20 | 22.22 | 27.78 | 13.35 | 0.00 | 22.77 | 99.69 | 46.58 |
launch_task.returncode != *, err: * *:*:* * lswatcher.go:*] Failed to connect to Watcher service in the Envelope (you probably need to import _ "google3/tech/env/go/envelope"): generic::unimplemented: envrpc: no envelope available for service "chubby.googleapis.com" Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 584 failures:
Test otp_ctrl_wake_up has 1 failures.
Test otp_ctrl_partition_walk has 1 failures.
Test otp_ctrl_init_fail has 183 failures.
0.otp_ctrl_init_fail.70746854445235389441483563912963800425105630692205709885366925489759669899289
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/0.otp_ctrl_init_fail/latest/run.log
1.otp_ctrl_init_fail.41826114124328390882083452943889265597191656146207617593008105273042902671851
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/1.otp_ctrl_init_fail/latest/run.log
... and 181 more failures.
Test otp_ctrl_parallel_lc_req has 48 failures.
0.otp_ctrl_parallel_lc_req.79311453931908276948616362517823543179176469561283323779914222318113276025683
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/0.otp_ctrl_parallel_lc_req/latest/run.log
1.otp_ctrl_parallel_lc_req.73508684075434588137617681895695585920101644110167277289895999781043937947283
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/1.otp_ctrl_parallel_lc_req/latest/run.log
... and 46 more failures.
Test otp_ctrl_dai_lock has 48 failures.
0.otp_ctrl_dai_lock.36616897709540863485023076112270215358166528786290502231363336745222991929583
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/0.otp_ctrl_dai_lock/latest/run.log
1.otp_ctrl_dai_lock.27230337384860130638577555983605975290920917657703204173287201642149871755042
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/1.otp_ctrl_dai_lock/latest/run.log
... and 46 more failures.
... and 12 more tests.
Job killed most likely because its dependent job failed.
has 584 failures:
Test otp_ctrl_smoke has 8 failures.
0.otp_ctrl_smoke.74700482379239303595988824146341255792571685772996031514250731228316487891749
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/0.otp_ctrl_smoke/latest/run.log
1.otp_ctrl_smoke.31254936038736786056186190588684159525713317034950838266893798631104457191918
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/1.otp_ctrl_smoke/latest/run.log
... and 6 more failures.
Test otp_ctrl_low_freq_read has 1 failures.
Test otp_ctrl_background_chks has 8 failures.
0.otp_ctrl_background_chks.101675329185609925131842680577869356286960744851235992619706463625030504666903
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/0.otp_ctrl_background_chks/latest/run.log
1.otp_ctrl_background_chks.113143459326641433332236554572986236245547056278412208012612174829898128089244
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/1.otp_ctrl_background_chks/latest/run.log
... and 6 more failures.
Test otp_ctrl_parallel_lc_esc has 173 failures.
0.otp_ctrl_parallel_lc_esc.60798554207564871152420152691217892735409473918389453179138070205675675393207
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/0.otp_ctrl_parallel_lc_esc/latest/run.log
1.otp_ctrl_parallel_lc_esc.77314993639268908011475366712722596267533383158885896192750996388107961596128
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/1.otp_ctrl_parallel_lc_esc/latest/run.log
... and 171 more failures.
Test otp_ctrl_dai_errs has 48 failures.
0.otp_ctrl_dai_errs.5128225444697336266192630867861244909626249879171585346871753615415632388049
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/0.otp_ctrl_dai_errs/latest/run.log
1.otp_ctrl_dai_errs.1955984318028053751180169497581677395421644774645489299304619269812702861698
Log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/1.otp_ctrl_dai_errs/latest/run.log
... and 46 more failures.
... and 12 more tests.
Offending '(cio_test_en_o == *)'
has 1 failures:
6.otp_ctrl_csr_mem_rw_with_rand_reset.67481827201519302976857837586196912242633367102171983908626144238715193099410
Line 266, in log /container/opentitan-public/scratch/os_regression/otp_ctrl-sim-vcs/6.otp_ctrl_csr_mem_rw_with_rand_reset/latest/run.log
Offending '(cio_test_en_o == 0)'
UVM_ERROR @ 415167689 ps: (otp_ctrl_if.sv:262) [ASSERT FAILED] CioTestEnOWithDftOff_A
UVM_INFO @ 415167689 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---