Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
412018 |
0 |
0 |
T4 |
20306 |
78 |
0 |
0 |
T5 |
214338 |
394 |
0 |
0 |
T6 |
78497 |
2017 |
0 |
0 |
T10 |
10308 |
0 |
0 |
0 |
T11 |
12893 |
0 |
0 |
0 |
T12 |
7544 |
0 |
0 |
0 |
T15 |
4718 |
0 |
0 |
0 |
T35 |
0 |
181 |
0 |
0 |
T41 |
0 |
226 |
0 |
0 |
T54 |
0 |
262 |
0 |
0 |
T75 |
21953 |
0 |
0 |
0 |
T86 |
18530 |
0 |
0 |
0 |
T87 |
6892 |
0 |
0 |
0 |
T89 |
0 |
492 |
0 |
0 |
T90 |
0 |
3359 |
0 |
0 |
T105 |
0 |
78 |
0 |
0 |
T106 |
0 |
302 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
411978 |
0 |
0 |
T4 |
20306 |
78 |
0 |
0 |
T5 |
214338 |
394 |
0 |
0 |
T6 |
78497 |
2016 |
0 |
0 |
T10 |
10308 |
0 |
0 |
0 |
T11 |
12893 |
0 |
0 |
0 |
T12 |
7544 |
0 |
0 |
0 |
T15 |
4718 |
0 |
0 |
0 |
T35 |
0 |
180 |
0 |
0 |
T41 |
0 |
226 |
0 |
0 |
T54 |
0 |
262 |
0 |
0 |
T75 |
21953 |
0 |
0 |
0 |
T86 |
18530 |
0 |
0 |
0 |
T87 |
6892 |
0 |
0 |
0 |
T89 |
0 |
492 |
0 |
0 |
T90 |
0 |
3358 |
0 |
0 |
T105 |
0 |
78 |
0 |
0 |
T106 |
0 |
302 |
0 |
0 |