Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
386548 |
0 |
0 |
T2 |
38802 |
573 |
0 |
0 |
T3 |
71653 |
383 |
0 |
0 |
T4 |
66484 |
702 |
0 |
0 |
T5 |
17854 |
0 |
0 |
0 |
T6 |
90020 |
478 |
0 |
0 |
T7 |
15654 |
0 |
0 |
0 |
T8 |
31449 |
0 |
0 |
0 |
T9 |
29657 |
0 |
0 |
0 |
T10 |
47392 |
518 |
0 |
0 |
T11 |
0 |
528 |
0 |
0 |
T86 |
0 |
878 |
0 |
0 |
T87 |
0 |
680 |
0 |
0 |
T95 |
15458 |
0 |
0 |
0 |
T97 |
0 |
142 |
0 |
0 |
T109 |
0 |
56 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
386501 |
0 |
0 |
T2 |
38802 |
573 |
0 |
0 |
T3 |
71653 |
383 |
0 |
0 |
T4 |
66484 |
702 |
0 |
0 |
T5 |
17854 |
0 |
0 |
0 |
T6 |
90020 |
478 |
0 |
0 |
T7 |
15654 |
0 |
0 |
0 |
T8 |
31449 |
0 |
0 |
0 |
T9 |
29657 |
0 |
0 |
0 |
T10 |
47392 |
518 |
0 |
0 |
T11 |
0 |
528 |
0 |
0 |
T86 |
0 |
878 |
0 |
0 |
T87 |
0 |
680 |
0 |
0 |
T95 |
15458 |
0 |
0 |
0 |
T97 |
0 |
142 |
0 |
0 |
T109 |
0 |
56 |
0 |
0 |