SCORE | INSTANCES | WEIGHT | GOAL | AT LEAST | PER INSTANCE | AUTO BIN MAX | PRINT MISSING |
85.71 | 80.95 | 1 | 100 | 1 | 1 | 64 | 64 |
NAME | SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
unbuf_err_code_cg_wrap[OtpVendorTestErrIdx] | 71.43 | 1 | 100 | 1 | 64 | 64 |
unbuf_err_code_cg_wrap[OtpCreatorSwCfgErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 |
unbuf_err_code_cg_wrap[OtpOwnerSwCfgErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
71.43 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 2 | 5 | 71.43 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 2 | 5 | 71.43 | 100 | 1 | 1 | 0 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
85.71 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 1 | 6 | 85.71 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
85.71 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 1 | 6 | 85.71 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 2 | 5 | 71.43 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
ecc_uncorr_err | 0 | 1 | 1 | |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 123040 | 1 | T1 | 45 | T6 | 447 | T8 | 244 | ||||
check_fail | 7 | 1 | T112 | 1 | T113 | 1 | T114 | 1 | ||||
access_err | 68393 | 1 | T3 | 362 | T5 | 41 | T6 | 421 | ||||
ecc_corr_err | 1615 | 1 | T12 | 39 | T36 | 48 | T19 | 5 | ||||
no_err | 405045 | 1 | T1 | 63 | T3 | 520 | T5 | 441 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 1 | 6 | 85.71 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 122553 | 1 | T1 | 45 | T6 | 447 | T8 | 244 | ||||
check_fail | 10 | 1 | T117 | 1 | T112 | 1 | T118 | 1 | ||||
access_err | 67320 | 1 | T3 | 332 | T5 | 30 | T6 | 441 | ||||
ecc_uncorr_err | 512 | 1 | T72 | 1 | T75 | 1 | T119 | 1 | ||||
ecc_corr_err | 1401 | 1 | T90 | 49 | T19 | 2 | T116 | 4 | ||||
no_err | 406332 | 1 | T1 | 63 | T3 | 550 | T5 | 452 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 1 | 6 | 85.71 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 122278 | 1 | T1 | 45 | T2 | 1 | T6 | 447 | ||||
check_fail | 9 | 1 | T117 | 1 | T113 | 1 | T114 | 1 | ||||
access_err | 69313 | 1 | T3 | 382 | T5 | 122 | T6 | 384 | ||||
ecc_uncorr_err | 761 | 1 | T90 | 72 | T115 | 1 | T122 | 1 | ||||
ecc_corr_err | 1056 | 1 | T78 | 7 | T36 | 30 | T80 | 6 | ||||
no_err | 404684 | 1 | T1 | 63 | T3 | 500 | T5 | 360 |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |