Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
401662 |
0 |
0 |
T3 |
136195 |
380 |
0 |
0 |
T5 |
50743 |
558 |
0 |
0 |
T6 |
214712 |
2036 |
0 |
0 |
T7 |
88313 |
408 |
0 |
0 |
T8 |
409213 |
2038 |
0 |
0 |
T9 |
10541 |
0 |
0 |
0 |
T10 |
93199 |
54 |
0 |
0 |
T11 |
23435 |
0 |
0 |
0 |
T12 |
0 |
378 |
0 |
0 |
T22 |
826480 |
4189 |
0 |
0 |
T72 |
14451 |
0 |
0 |
0 |
T76 |
0 |
392 |
0 |
0 |
T88 |
0 |
142 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
401624 |
0 |
0 |
T3 |
136195 |
380 |
0 |
0 |
T5 |
50743 |
558 |
0 |
0 |
T6 |
214712 |
2036 |
0 |
0 |
T7 |
88313 |
408 |
0 |
0 |
T8 |
409213 |
2038 |
0 |
0 |
T9 |
10541 |
0 |
0 |
0 |
T10 |
93199 |
54 |
0 |
0 |
T11 |
23435 |
0 |
0 |
0 |
T12 |
0 |
378 |
0 |
0 |
T22 |
826480 |
4189 |
0 |
0 |
T72 |
14451 |
0 |
0 |
0 |
T76 |
0 |
392 |
0 |
0 |
T88 |
0 |
142 |
0 |
0 |