SCORE | INSTANCES | WEIGHT | GOAL | AT LEAST | PER INSTANCE | AUTO BIN MAX | PRINT MISSING |
85.71 | 80.95 | 1 | 100 | 1 | 1 | 64 | 64 |
NAME | SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
unbuf_err_code_cg_wrap[OtpVendorTestErrIdx] | 71.43 | 1 | 100 | 1 | 64 | 64 |
unbuf_err_code_cg_wrap[OtpCreatorSwCfgErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 |
unbuf_err_code_cg_wrap[OtpOwnerSwCfgErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
71.43 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 2 | 5 | 71.43 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 2 | 5 | 71.43 | 100 | 1 | 1 | 0 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
85.71 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 1 | 6 | 85.71 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
85.71 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 1 | 6 | 85.71 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 2 | 5 | 71.43 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
ecc_uncorr_err | 0 | 1 | 1 | |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 122639 | 1 | T1 | 688 | T2 | 440 | T4 | 192 | ||||
check_fail | 7 | 1 | T121 | 1 | T122 | 1 | T123 | 1 | ||||
access_err | 67452 | 1 | T1 | 794 | T4 | 34 | T6 | 76 | ||||
ecc_corr_err | 1449 | 1 | T10 | 2 | T15 | 18 | T120 | 12 | ||||
no_err | 402299 | 1 | T1 | 4794 | T2 | 572 | T3 | 168 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 1 | 6 | 85.71 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 122009 | 1 | T1 | 688 | T2 | 440 | T4 | 192 | ||||
check_fail | 6 | 1 | T127 | 1 | T122 | 1 | T123 | 1 | ||||
access_err | 67249 | 1 | T1 | 501 | T2 | 16 | T4 | 22 | ||||
ecc_uncorr_err | 618 | 1 | T8 | 1 | T117 | 1 | T128 | 1 | ||||
ecc_corr_err | 1181 | 1 | T15 | 36 | T115 | 2 | T54 | 25 | ||||
no_err | 402770 | 1 | T1 | 5087 | T2 | 556 | T3 | 168 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 1 | 6 | 85.71 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 121987 | 1 | T1 | 688 | T2 | 440 | T4 | 192 | ||||
check_fail | 8 | 1 | T121 | 1 | T126 | 1 | T127 | 1 | ||||
access_err | 67093 | 1 | T1 | 705 | T6 | 49 | T11 | 560 | ||||
ecc_uncorr_err | 637 | 1 | T15 | 20 | T124 | 1 | T130 | 1 | ||||
ecc_corr_err | 886 | 1 | T112 | 11 | T54 | 10 | T29 | 81 | ||||
no_err | 403221 | 1 | T1 | 4883 | T2 | 572 | T3 | 168 |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |