Assertions
dashboard | hierarchy | modlist | groups | tests | asserts
Assertions by Category
ASSERTPROPERTIESSEQUENCES
Total1451020
Category 01451020


Assertions by Severity
ASSERTPROPERTIESSEQUENCES
Total1451020
Severity 01451020


Summary for Assertions
NUMBERPERCENT
Total Number1451100.00
Uncovered543.72
Success139796.28
Failure00.00
Incomplete110.76
Without Attempts50.34


Summary for Cover Sequences
NUMBERPERCENT
Total Number20100.00
Uncovered00.00
All Matches20100.00
First Matches20100.00
Go previous page
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETE
tb.dut.u_otp_ctrl_dai.ScrmblMtxReqKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_dai.ScrmblSelKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_dai.ScrmblValidKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_dai.gen_part_sel[0].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[10].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[1].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[2].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[3].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[4].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[5].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[6].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[7].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[8].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[9].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.CheckHotOne_A 0048056926447968679400
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.CheckNGreaterZero_A 001153115300
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.GrantKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.IdxKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.Priority_A 0048056926447968679400
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.ReqImpliesValid_A 0048056926447968679400
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.ValidKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_dai.u_state_regs.AssertConnected_A 001153115300
tb.dut.u_otp_ctrl_dai.u_state_regs_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.EdnReqKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.EntropyWidthDividesDigestBlockWidth_A 001153115300
tb.dut.u_otp_ctrl_kdi.FlashOtpKeyRspKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.FsmErrKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.KeyNonceSize0_A 001153115300
tb.dut.u_otp_ctrl_kdi.KeyNonceSize1_A 001153115300
tb.dut.u_otp_ctrl_kdi.KeyNonceSize2_A 001153115300
tb.dut.u_otp_ctrl_kdi.KeyNonceSize3_A 001153115300
tb.dut.u_otp_ctrl_kdi.KeyNonceSize4_A 001153115300
tb.dut.u_otp_ctrl_kdi.KeyNonceSize5_A 001153115300
tb.dut.u_otp_ctrl_kdi.KeyNonceSize6_A 001153115300
tb.dut.u_otp_ctrl_kdi.NonceWidth_A 001153115300
tb.dut.u_otp_ctrl_kdi.OtbnOtpKeyRspKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.ScrmblCmdKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.ScrmblDataKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.ScrmblModeKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.ScrmblMtxReqKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.ScrmblSelKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.ScrmblValidKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.SramOtpKeyRspKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.u_req_arb.CheckHotOne_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.u_req_arb.CheckNGreaterZero_A 001153115300
tb.dut.u_otp_ctrl_kdi.u_req_arb.GntImpliesReady_A 004805692644275400
tb.dut.u_otp_ctrl_kdi.u_req_arb.GntImpliesValid_A 004805692644275400
tb.dut.u_otp_ctrl_kdi.u_req_arb.GrantKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.u_req_arb.IdxKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.u_req_arb.IndexIsCorrect_A 004805692644275400
tb.dut.u_otp_ctrl_kdi.u_req_arb.LockArbDecision_A 004805692645680037000
tb.dut.u_otp_ctrl_kdi.u_req_arb.NoReadyValidNoGrant_A 0048056926442284142900
tb.dut.u_otp_ctrl_kdi.u_req_arb.ReadyAndValidImplyGrant_A 004805692644275400
tb.dut.u_otp_ctrl_kdi.u_req_arb.ReqAndReadyImplyGrant_A 004805692644275400
tb.dut.u_otp_ctrl_kdi.u_req_arb.ReqImpliesValid_A 004805692645684536500
tb.dut.u_otp_ctrl_kdi.u_req_arb.ReqStaysHighUntilGranted0_M 004805692645680037000
tb.dut.u_otp_ctrl_kdi.u_req_arb.ValidKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_kdi.u_req_arb.gen_data_port_assertion.DataFlow_A 004805692644275400
tb.dut.u_otp_ctrl_kdi.u_state_regs.AssertConnected_A 001153115300
tb.dut.u_otp_ctrl_kdi.u_state_regs_A 0048056926447968679400
tb.dut.u_otp_ctrl_lci.ErrorKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_lci.LcAckKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_lci.LcErrKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_lci.LcValueMustBeWiderThanNativeOtpWidth_A 001153115300
tb.dut.u_otp_ctrl_lci.LciIdleKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_lci.OtpAddrKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_lci.OtpCmdKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_lci.OtpReqKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_lci.OtpSizeKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_lci.OtpWdataKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_lci.u_state_regs.AssertConnected_A 001153115300
tb.dut.u_otp_ctrl_lci.u_state_regs_A 0048056926447968679400
tb.dut.u_otp_ctrl_lfsr_timer.ChkPendingKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_lfsr_timer.ChkTimeoutKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_lfsr_timer.CnstyChkReqKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_lfsr_timer.EdnIsWideEnough_A 001153115300
tb.dut.u_otp_ctrl_lfsr_timer.EdnReqKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_lfsr_timer.IntegChkReqKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.AssertConnected_A 001153115300
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs.AssertConnected_A 001153115300
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs_A 0048056926447968679400
tb.dut.u_otp_ctrl_scrmbl.CheckNumDecKeys_A 0048056926425715300
tb.dut.u_otp_ctrl_scrmbl.CheckNumDigest1_A 0048056926415085900
tb.dut.u_otp_ctrl_scrmbl.CheckNumEncKeys_A 0048056926427681300
tb.dut.u_otp_ctrl_scrmbl.DecKeyLutKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_scrmbl.DigestConstLutKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_scrmbl.DigestIvLutKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_scrmbl.EncKeyLutKnown_A 0048056926447968679400
tb.dut.u_otp_ctrl_scrmbl.NumMaxPresentRounds_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds0_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds1_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumRounds_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedWidths_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds0_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds1_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumRounds_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedWidths_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_state_regs.AssertConnected_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_state_regs_A 0048056926447968679400
tb.dut.u_otp_rsp_fifo.DataKnown_A 004805692641817033700
tb.dut.u_otp_rsp_fifo.DepthKnown_A 0048056926447968679400
tb.dut.u_otp_rsp_fifo.RvalidKnown_A 0048056926447968679400
tb.dut.u_otp_rsp_fifo.WreadyKnown_A 0048056926447968679400
tb.dut.u_otp_rsp_fifo.gen_normal_fifo.depthShallNotExceedParamDepth 004805692641817033700
tb.dut.u_part_sel_idx.CheckHotOne_A 0048056926447968679400
tb.dut.u_part_sel_idx.CheckNGreaterZero_A 001153115300
tb.dut.u_part_sel_idx.GrantKnown_A 0048056926447968679400
tb.dut.u_part_sel_idx.IdxKnown_A 0048056926447968679400
tb.dut.u_part_sel_idx.Priority_A 0048056926447968679400
tb.dut.u_part_sel_idx.ReqImpliesValid_A 0048056926447968679400
tb.dut.u_part_sel_idx.ValidKnown_A 0048056926447968679400
tb.dut.u_prim_edn_req.DataOutputDiffFromPrev_A 0048056926424682896700
tb.dut.u_prim_edn_req.DataOutputValid_A 0048056926427102700
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 0048056926454243700
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 0048056926454237900
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckAckNeedsReq 00129375975154259000
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckHoldReq 0048056926427096100
tb.dut.u_prim_lc_sync_check_byp_en.NumCopiesMustBeGreaterZero_A 001153115300
tb.dut.u_prim_lc_sync_check_byp_en.OutputsKnown_A 0048056926447968679400
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A 0048056926447964536803459
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A 001153115300
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.OutputsKnown_A 0048056926447968679400
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A 0048056926447964536803459
tb.dut.u_prim_lc_sync_dft_en.NumCopiesMustBeGreaterZero_A 001153115300
tb.dut.u_prim_lc_sync_dft_en.OutputsKnown_A 0048056926447968679400
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A 0048056926447964536803459
tb.dut.u_prim_lc_sync_escalate_en.NumCopiesMustBeGreaterZero_A 001153115300
tb.dut.u_prim_lc_sync_escalate_en.OutputsKnown_A 0048056926447968679400
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A 0048056926447964536803459
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A 001153115300
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.OutputsKnown_A 0048056926447968679400
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A 0048056926447964536803459
tb.dut.u_prim_lc_sync_seed_hw_rd_en.NumCopiesMustBeGreaterZero_A 001153115300
tb.dut.u_prim_lc_sync_seed_hw_rd_en.OutputsKnown_A 0048056926447968679400
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A 0048056926447964536803459
tb.dut.u_reg_core.en2addrHit 00483546363924322100
tb.dut.u_reg_core.reAfterRv 00483546363924322100
tb.dut.u_reg_core.rePulse 00483546363733883600
tb.dut.u_reg_core.u_chk.PayLoadWidthCheck 001328132800
tb.dut.u_reg_core.u_reg_if.AllowedLatency_A 001328132800
tb.dut.u_reg_core.u_reg_if.MatchedWidthAssert 001328132800
tb.dut.u_reg_core.u_reg_if.u_err.dataWidthOnly32_A 001328132800
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.DataWidthCheck_A 001328132800
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.PayLoadWidthCheck 001328132800
tb.dut.u_reg_core.u_rsp_intg_gen.DataWidthCheck_A 001328132800
tb.dut.u_reg_core.u_rsp_intg_gen.PayLoadWidthCheck 001328132800
tb.dut.u_reg_core.u_socket.NotOverflowed_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DataKnown_A 004835463636259032300
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DepthKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.RvalidKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.WreadyKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.gen_passthru_fifo.paramCheckPass 001328132800
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DataKnown_A 004835463635890374000
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DepthKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.RvalidKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.WreadyKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.gen_passthru_fifo.paramCheckPass 001328132800
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DataKnown_A 004835463632695024600
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DepthKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.RvalidKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.WreadyKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass 001328132800
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DataKnown_A 004835463632169883500
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DepthKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.RvalidKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.WreadyKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass 001328132800
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DataKnown_A 004835463632632800500
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DepthKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.RvalidKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.WreadyKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass 001328132800
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DataKnown_A 004835463633720490500
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DepthKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.RvalidKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.WreadyKnown_A 0048354636348261231000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass 001328132800
tb.dut.u_reg_core.u_socket.maxN 001328132800
tb.dut.u_reg_core.wePulse 00483546363190438500
tb.dut.u_scrmbl_mtx.CheckHotOne_A 0048056926447968679400
tb.dut.u_scrmbl_mtx.CheckNGreaterZero_A 001153115300
tb.dut.u_scrmbl_mtx.GrantKnown_A 0048056926447968679400
tb.dut.u_scrmbl_mtx.IdxKnown_A 0048056926447968679400
tb.dut.u_scrmbl_mtx.NoReadyValidNoGrant_A 0048056926443328244200
tb.dut.u_scrmbl_mtx.ReqImpliesValid_A 004805692644640435200
tb.dut.u_scrmbl_mtx.ValidKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.AddrOutKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.DataIntgOptions_A 001153115300
tb.dut.u_tlul_adapter_sram.ReqOutKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.SramDwHasByteGranularity_A 001153115300
tb.dut.u_tlul_adapter_sram.SramDwIsMultipleOfTlulWidth_A 001153115300
tb.dut.u_tlul_adapter_sram.TlOutKnownIfFifoKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.TlOutValidKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.WdataOutKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.WeOutKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.WmaskOutKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.adapterNoReadOrWrite 001153115300
tb.dut.u_tlul_adapter_sram.rvalidHighReqFifoEmpty 0048056926410881600
tb.dut.u_tlul_adapter_sram.rvalidHighWhenRspFifoFull 0048056926410881600
tb.dut.u_tlul_adapter_sram.u_err.dataWidthOnly32_A 001153115300
tb.dut.u_tlul_adapter_sram.u_reqfifo.DataKnown_A 004805692642228690700
tb.dut.u_tlul_adapter_sram.u_reqfifo.DepthKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.u_reqfifo.RvalidKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.u_reqfifo.WreadyKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.u_reqfifo.gen_normal_fifo.depthShallNotExceedParamDepth 004805692642228690700
tb.dut.u_tlul_adapter_sram.u_rsp_gen.DataWidthCheck_A 001153115300
tb.dut.u_tlul_adapter_sram.u_rsp_gen.PayLoadWidthCheck 001153115300
tb.dut.u_tlul_adapter_sram.u_rspfifo.DataKnown_A 0048056926427514900
tb.dut.u_tlul_adapter_sram.u_rspfifo.DepthKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.u_rspfifo.RvalidKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.u_rspfifo.WreadyKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth 0048056926427514900
tb.dut.u_tlul_adapter_sram.u_sram_byte.SramReadbackAndIntg 001153115300
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DataKnown_A 0048056926472645700
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DepthKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.RvalidKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.WreadyKnown_A 0048056926447968679400
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth 0048056926472645700
tb.dut.u_tlul_lc_gate.u_err_en_sync.NumCopiesMustBeGreaterZero_A 001153115300
tb.dut.u_tlul_lc_gate.u_err_en_sync.OutputsKnown_A 0048056926447968679400
tb.dut.u_tlul_lc_gate.u_err_en_sync.gen_no_flops.OutputDelay_A 0048056926447968679400
tb.dut.u_tlul_lc_gate.u_state_regs.AssertConnected_A 001153115300
tb.dut.u_tlul_lc_gate.u_state_regs_A 0048056926447968679400
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.DataWidthCheck_A 001153115300
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.PayLoadWidthCheck 001153115300

Assertions Incomplete:
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETESRC
tb.dut.u_edn_arb.RoundRobin_A 00480569264001153
tb.dut.u_otp_arb.RoundRobin_A 00480569264001153
tb.dut.u_otp_ctrl_kdi.u_req_arb.RoundRobin_A 00480569264001153
tb.dut.u_prim_edn_req.u_prim_packer_fifo.DataOStableWhenPending_A 00480569264001153
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A 0048056926447964536803459
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A 0048056926447964536803459
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A 0048056926447964536803459
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A 0048056926447964536803459
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A 0048056926447964536803459
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A 0048056926447964536803459
tb.dut.u_scrmbl_mtx.RoundRobin_A 00480569264001153

Assertions Without Attempts:
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETESRC
tb.dut.gen_partitions[5].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[6].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[7].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[8].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[9].gen_buffered.u_part_buf.OtpErrorState_A 000000


Detail Report for Cover Sequences

Cover Sequences All Matches:
COVER SEQUENCESCATEGORYSEVERITYATTEMPTSALL MATCHESFIRST MATCHESINCOMPLETESRC
tb.dut.core_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00483547317117711770
tb.dut.core_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 004835473172952950
tb.dut.core_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 004835473172992990
tb.dut.core_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 004835473172002000
tb.dut.core_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0048354731735350
tb.dut.core_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 004835473171491490
tb.dut.core_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 004835473171041040
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 00483547317282228220
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReq_C 00483547317692869280
tb.dut.core_tlul_assert_device.gen_device_cov.b2bSameSource_C 00483547317337856633785661226
tb.dut.prim_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 004835473173193190
tb.dut.prim_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 0048354731778780
tb.dut.prim_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 0048354731779790
tb.dut.prim_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 0048354731754540
tb.dut.prim_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 00483547317330
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 0048354731740400
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 0048354731756560
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 004835473178278270
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReq_C 00483547317260126010
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bSameSource_C 00483547317568355683558

Cover Sequences First Matches:
COVER SEQUENCESCATEGORYSEVERITYATTEMPTSALL MATCHESFIRST MATCHESINCOMPLETESRC
tb.dut.core_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00483547317117711770
tb.dut.core_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 004835473172952950
tb.dut.core_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 004835473172992990
tb.dut.core_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 004835473172002000
tb.dut.core_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0048354731735350
tb.dut.core_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 004835473171491490
tb.dut.core_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 004835473171041040
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 00483547317282228220
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReq_C 00483547317692869280
tb.dut.core_tlul_assert_device.gen_device_cov.b2bSameSource_C 00483547317337856633785661226
tb.dut.prim_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 004835473173193190
tb.dut.prim_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 0048354731778780
tb.dut.prim_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 0048354731779790
tb.dut.prim_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 0048354731754540
tb.dut.prim_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 00483547317330
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 0048354731740400
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 0048354731756560
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 004835473178278270
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReq_C 00483547317260126010
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bSameSource_C 00483547317568355683558