Assertions
dashboard | hierarchy | modlist | groups | tests | asserts
Assertions by Category
ASSERTPROPERTIESSEQUENCES
Total1457020
Category 01457020


Assertions by Severity
ASSERTPROPERTIESSEQUENCES
Total1457020
Severity 01457020


Summary for Assertions
NUMBERPERCENT
Total Number1457100.00
Uncovered543.71
Success140396.29
Failure00.00
Incomplete110.75
Without Attempts50.34


Summary for Cover Sequences
NUMBERPERCENT
Total Number20100.00
Uncovered00.00
All Matches20100.00
First Matches20100.00
Go previous page
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETE
tb.dut.u_otp_ctrl_dai.PartInitReqKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.PartSelMustBeOnehot_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.ScrmblBlockWidthGe8_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.ScrmblCmdKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.ScrmblDataKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.ScrmblModeKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.ScrmblMtxReqKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.ScrmblSelKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.ScrmblValidKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.gen_part_sel[0].PartEndMax_A 001148114800
tb.dut.u_otp_ctrl_dai.gen_part_sel[10].PartEndMax_A 001148114800
tb.dut.u_otp_ctrl_dai.gen_part_sel[1].PartEndMax_A 001148114800
tb.dut.u_otp_ctrl_dai.gen_part_sel[2].PartEndMax_A 001148114800
tb.dut.u_otp_ctrl_dai.gen_part_sel[3].PartEndMax_A 001148114800
tb.dut.u_otp_ctrl_dai.gen_part_sel[4].PartEndMax_A 001148114800
tb.dut.u_otp_ctrl_dai.gen_part_sel[5].PartEndMax_A 001148114800
tb.dut.u_otp_ctrl_dai.gen_part_sel[6].PartEndMax_A 001148114800
tb.dut.u_otp_ctrl_dai.gen_part_sel[7].PartEndMax_A 001148114800
tb.dut.u_otp_ctrl_dai.gen_part_sel[8].PartEndMax_A 001148114800
tb.dut.u_otp_ctrl_dai.gen_part_sel[9].PartEndMax_A 001148114800
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.CheckHotOne_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.CheckNGreaterZero_A 001148114800
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.GrantKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.IdxKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.Priority_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.ReqImpliesValid_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.ValidKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_dai.u_state_regs.AssertConnected_A 001148114800
tb.dut.u_otp_ctrl_dai.u_state_regs_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.EdnReqKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.EntropyWidthDividesDigestBlockWidth_A 001148114800
tb.dut.u_otp_ctrl_kdi.FlashOtpKeyRspKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.FsmErrKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.KeyNonceSize0_A 001148114800
tb.dut.u_otp_ctrl_kdi.KeyNonceSize1_A 001148114800
tb.dut.u_otp_ctrl_kdi.KeyNonceSize2_A 001148114800
tb.dut.u_otp_ctrl_kdi.KeyNonceSize3_A 001148114800
tb.dut.u_otp_ctrl_kdi.KeyNonceSize4_A 001148114800
tb.dut.u_otp_ctrl_kdi.KeyNonceSize5_A 001148114800
tb.dut.u_otp_ctrl_kdi.KeyNonceSize6_A 001148114800
tb.dut.u_otp_ctrl_kdi.NonceWidth_A 001148114800
tb.dut.u_otp_ctrl_kdi.OtbnOtpKeyRspKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.ScrmblCmdKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.ScrmblDataKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.ScrmblModeKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.ScrmblMtxReqKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.ScrmblSelKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.ScrmblValidKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.SramOtpKeyRspKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.u_req_arb.CheckHotOne_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.u_req_arb.CheckNGreaterZero_A 001148114800
tb.dut.u_otp_ctrl_kdi.u_req_arb.GntImpliesReady_A 004612491514238800
tb.dut.u_otp_ctrl_kdi.u_req_arb.GntImpliesValid_A 004612491514238800
tb.dut.u_otp_ctrl_kdi.u_req_arb.GrantKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.u_req_arb.IdxKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.u_req_arb.IndexIsCorrect_A 004612491514238800
tb.dut.u_otp_ctrl_kdi.u_req_arb.LockArbDecision_A 004612491516221991300
tb.dut.u_otp_ctrl_kdi.u_req_arb.NoReadyValidNoGrant_A 0046124915139813123200
tb.dut.u_otp_ctrl_kdi.u_req_arb.ReadyAndValidImplyGrant_A 004612491514238800
tb.dut.u_otp_ctrl_kdi.u_req_arb.ReqAndReadyImplyGrant_A 004612491514238800
tb.dut.u_otp_ctrl_kdi.u_req_arb.ReqImpliesValid_A 004612491516226463500
tb.dut.u_otp_ctrl_kdi.u_req_arb.ReqStaysHighUntilGranted0_M 004612491516221991300
tb.dut.u_otp_ctrl_kdi.u_req_arb.ValidKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_kdi.u_req_arb.gen_data_port_assertion.DataFlow_A 004612491514238800
tb.dut.u_otp_ctrl_kdi.u_state_regs.AssertConnected_A 001148114800
tb.dut.u_otp_ctrl_kdi.u_state_regs_A 0046124915146039586700
tb.dut.u_otp_ctrl_lci.ErrorKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_lci.LcAckKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_lci.LcErrKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_lci.LcValueMustBeWiderThanNativeOtpWidth_A 001148114800
tb.dut.u_otp_ctrl_lci.LciIdleKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_lci.OtpAddrKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_lci.OtpCmdKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_lci.OtpReqKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_lci.OtpSizeKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_lci.OtpWdataKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_lci.u_state_regs.AssertConnected_A 001148114800
tb.dut.u_otp_ctrl_lci.u_state_regs_A 0046124915146039586700
tb.dut.u_otp_ctrl_lfsr_timer.ChkPendingKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_lfsr_timer.ChkTimeoutKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_lfsr_timer.CnstyChkReqKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_lfsr_timer.EdnIsWideEnough_A 001148114800
tb.dut.u_otp_ctrl_lfsr_timer.EdnReqKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_lfsr_timer.IntegChkReqKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.AssertConnected_A 001148114800
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs.AssertConnected_A 001148114800
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs_A 0046124915146039586700
tb.dut.u_otp_ctrl_scrmbl.CheckNumDecKeys_A 0046124915124768700
tb.dut.u_otp_ctrl_scrmbl.CheckNumDigest1_A 0046124915114724400
tb.dut.u_otp_ctrl_scrmbl.CheckNumEncKeys_A 0046124915126363500
tb.dut.u_otp_ctrl_scrmbl.DecKeyLutKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_scrmbl.DigestConstLutKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_scrmbl.DigestIvLutKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_scrmbl.EncKeyLutKnown_A 0046124915146039586700
tb.dut.u_otp_ctrl_scrmbl.NumMaxPresentRounds_A 001148114800
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds0_A 001148114800
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds1_A 001148114800
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumRounds_A 001148114800
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedWidths_A 001148114800
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds0_A 001148114800
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds1_A 001148114800
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumRounds_A 001148114800
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedWidths_A 001148114800
tb.dut.u_otp_ctrl_scrmbl.u_state_regs.AssertConnected_A 001148114800
tb.dut.u_otp_ctrl_scrmbl.u_state_regs_A 0046124915146039586700
tb.dut.u_otp_rsp_fifo.DataKnown_A 004612491511720264900
tb.dut.u_otp_rsp_fifo.DepthKnown_A 0046124915146039586700
tb.dut.u_otp_rsp_fifo.RvalidKnown_A 0046124915146039586700
tb.dut.u_otp_rsp_fifo.WreadyKnown_A 0046124915146039586700
tb.dut.u_otp_rsp_fifo.gen_normal_fifo.depthShallNotExceedParamDepth 004612491511720264900
tb.dut.u_part_sel_idx.CheckHotOne_A 0046124915146039586700
tb.dut.u_part_sel_idx.CheckNGreaterZero_A 001148114800
tb.dut.u_part_sel_idx.GrantKnown_A 0046124915146039586700
tb.dut.u_part_sel_idx.IdxKnown_A 0046124915146039586700
tb.dut.u_part_sel_idx.Priority_A 0046124915146039586700
tb.dut.u_part_sel_idx.ReqImpliesValid_A 0046124915146039586700
tb.dut.u_part_sel_idx.ValidKnown_A 0046124915146039586700
tb.dut.u_prim_edn_req.DataOutputDiffFromPrev_A 0046124915124448694800
tb.dut.u_prim_edn_req.DataOutputValid_A 0046124915127069100
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 0046124915154180000
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 0046124915154173700
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckAckNeedsReq 00131941059054198300
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckHoldReq 0046124915127055500
tb.dut.u_prim_lc_sync_check_byp_en.NumCopiesMustBeGreaterZero_A 001148114800
tb.dut.u_prim_lc_sync_check_byp_en.OutputsKnown_A 0046124915146039586700
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A 0046124915146035595703444
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A 001148114800
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.OutputsKnown_A 0046124915146039586700
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A 0046124915146035595703444
tb.dut.u_prim_lc_sync_dft_en.NumCopiesMustBeGreaterZero_A 001148114800
tb.dut.u_prim_lc_sync_dft_en.OutputsKnown_A 0046124915146039586700
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A 0046124915146035595703444
tb.dut.u_prim_lc_sync_escalate_en.NumCopiesMustBeGreaterZero_A 001148114800
tb.dut.u_prim_lc_sync_escalate_en.OutputsKnown_A 0046124915146039586700
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A 0046124915146035595703444
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A 001148114800
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.OutputsKnown_A 0046124915146039586700
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A 0046124915146035595703444
tb.dut.u_prim_lc_sync_seed_hw_rd_en.NumCopiesMustBeGreaterZero_A 001148114800
tb.dut.u_prim_lc_sync_seed_hw_rd_en.OutputsKnown_A 0046124915146039586700
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A 0046124915146035595703444
tb.dut.u_reg_core.en2addrHit 00464127747910174900
tb.dut.u_reg_core.reAfterRv 00464127747910174800
tb.dut.u_reg_core.rePulse 00464127747715386800
tb.dut.u_reg_core.u_chk.PayLoadWidthCheck 001323132300
tb.dut.u_reg_core.u_reg_if.AllowedLatency_A 001323132300
tb.dut.u_reg_core.u_reg_if.MatchedWidthAssert 001323132300
tb.dut.u_reg_core.u_reg_if.u_err.dataWidthOnly32_A 001323132300
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.DataWidthCheck_A 001323132300
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.PayLoadWidthCheck 001323132300
tb.dut.u_reg_core.u_rsp_intg_gen.DataWidthCheck_A 001323132300
tb.dut.u_reg_core.u_rsp_intg_gen.PayLoadWidthCheck 001323132300
tb.dut.u_reg_core.u_socket.NotOverflowed_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DataKnown_A 004641277476774887500
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DepthKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.RvalidKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.WreadyKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.gen_passthru_fifo.paramCheckPass 001323132300
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DataKnown_A 004641277475602193500
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DepthKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.RvalidKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.WreadyKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.gen_passthru_fifo.paramCheckPass 001323132300
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DataKnown_A 004641277472893543200
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DepthKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.RvalidKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.WreadyKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass 001323132300
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DataKnown_A 004641277472085460200
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DepthKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.RvalidKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.WreadyKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass 001323132300
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DataKnown_A 004641277472784426100
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DepthKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.RvalidKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.WreadyKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass 001323132300
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DataKnown_A 004641277473516733300
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DepthKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.RvalidKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.WreadyKnown_A 0046412774746322439400
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass 001323132300
tb.dut.u_reg_core.u_socket.maxN 001323132300
tb.dut.u_reg_core.wePulse 00464127747194788000
tb.dut.u_scrmbl_mtx.CheckHotOne_A 0046124915146039586700
tb.dut.u_scrmbl_mtx.CheckNGreaterZero_A 001148114800
tb.dut.u_scrmbl_mtx.GrantKnown_A 0046124915146039586700
tb.dut.u_scrmbl_mtx.IdxKnown_A 0046124915146039586700
tb.dut.u_scrmbl_mtx.NoReadyValidNoGrant_A 0046124915141952872400
tb.dut.u_scrmbl_mtx.ReqImpliesValid_A 004612491514086714300
tb.dut.u_scrmbl_mtx.ValidKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.AddrOutKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.DataIntgOptions_A 001148114800
tb.dut.u_tlul_adapter_sram.ReqOutKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.SramDwHasByteGranularity_A 001148114800
tb.dut.u_tlul_adapter_sram.SramDwIsMultipleOfTlulWidth_A 001148114800
tb.dut.u_tlul_adapter_sram.TlOutKnownIfFifoKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.TlOutValidKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.WdataOutKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.WeOutKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.WmaskOutKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.adapterNoReadOrWrite 001148114800
tb.dut.u_tlul_adapter_sram.rvalidHighReqFifoEmpty 0046124915110524700
tb.dut.u_tlul_adapter_sram.rvalidHighWhenRspFifoFull 0046124915110524700
tb.dut.u_tlul_adapter_sram.u_err.dataWidthOnly32_A 001148114800
tb.dut.u_tlul_adapter_sram.u_reqfifo.DataKnown_A 004612491512141657200
tb.dut.u_tlul_adapter_sram.u_reqfifo.DepthKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.u_reqfifo.RvalidKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.u_reqfifo.WreadyKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.u_reqfifo.gen_normal_fifo.depthShallNotExceedParamDepth 004612491512141657200
tb.dut.u_tlul_adapter_sram.u_rsp_gen.DataWidthCheck_A 001148114800
tb.dut.u_tlul_adapter_sram.u_rsp_gen.PayLoadWidthCheck 001148114800
tb.dut.u_tlul_adapter_sram.u_rspfifo.DataKnown_A 0046124915124474700
tb.dut.u_tlul_adapter_sram.u_rspfifo.DepthKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.u_rspfifo.RvalidKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.u_rspfifo.WreadyKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth 0046124915124474700
tb.dut.u_tlul_adapter_sram.u_sram_byte.SramReadbackAndIntg 001148114800
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DataKnown_A 0046124915169055500
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DepthKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.RvalidKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.WreadyKnown_A 0046124915146039586700
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth 0046124915169055500
tb.dut.u_tlul_lc_gate.u_err_en_sync.NumCopiesMustBeGreaterZero_A 001148114800
tb.dut.u_tlul_lc_gate.u_err_en_sync.OutputsKnown_A 0046124915146039586700
tb.dut.u_tlul_lc_gate.u_err_en_sync.gen_no_flops.OutputDelay_A 0046124915146039586700
tb.dut.u_tlul_lc_gate.u_state_regs.AssertConnected_A 001148114800
tb.dut.u_tlul_lc_gate.u_state_regs_A 0046124915146039586700
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.DataWidthCheck_A 001148114800
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.PayLoadWidthCheck 001148114800

Assertions Incomplete:
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETESRC
tb.dut.u_edn_arb.RoundRobin_A 00461249151001148
tb.dut.u_otp_arb.RoundRobin_A 00461249151001148
tb.dut.u_otp_ctrl_kdi.u_req_arb.RoundRobin_A 00461249151001148
tb.dut.u_prim_edn_req.u_prim_packer_fifo.DataOStableWhenPending_A 00461249151001148
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A 0046124915146035595703444
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A 0046124915146035595703444
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A 0046124915146035595703444
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A 0046124915146035595703444
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A 0046124915146035595703444
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A 0046124915146035595703444
tb.dut.u_scrmbl_mtx.RoundRobin_A 00461249151001148

Assertions Without Attempts:
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETESRC
tb.dut.gen_partitions[5].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[6].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[7].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[8].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[9].gen_buffered.u_part_buf.OtpErrorState_A 000000


Detail Report for Cover Sequences

Cover Sequences All Matches:
COVER SEQUENCESCATEGORYSEVERITYATTEMPTSALL MATCHESFIRST MATCHESINCOMPLETESRC
tb.dut.core_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 004641286788568560
tb.dut.core_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 004641286782232230
tb.dut.core_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 004641286782242240
tb.dut.core_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 004641286781521520
tb.dut.core_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0046412867827270
tb.dut.core_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 004641286781301300
tb.dut.core_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 004641286781021020
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 00464128678337633760
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReq_C 0046412867810189101890
tb.dut.core_tlul_assert_device.gen_device_cov.b2bSameSource_C 00464128678335782233578221225
tb.dut.prim_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 004641286783413410
tb.dut.prim_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 004641286781431431
tb.dut.prim_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 004641286781471471
tb.dut.prim_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 004641286781001001
tb.dut.prim_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0046412867810101
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 0046412867868681
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 0046412867894941
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 004641286789179170
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReq_C 00464128678377337730
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bSameSource_C 00464128678537095370956

Cover Sequences First Matches:
COVER SEQUENCESCATEGORYSEVERITYATTEMPTSALL MATCHESFIRST MATCHESINCOMPLETESRC
tb.dut.core_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 004641286788568560
tb.dut.core_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 004641286782232230
tb.dut.core_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 004641286782242240
tb.dut.core_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 004641286781521520
tb.dut.core_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0046412867827270
tb.dut.core_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 004641286781301300
tb.dut.core_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 004641286781021020
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 00464128678337633760
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReq_C 0046412867810189101890
tb.dut.core_tlul_assert_device.gen_device_cov.b2bSameSource_C 00464128678335782233578221225
tb.dut.prim_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 004641286783413410
tb.dut.prim_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 004641286781431431
tb.dut.prim_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 004641286781471471
tb.dut.prim_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 004641286781001001
tb.dut.prim_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0046412867810101
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 0046412867868681
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 0046412867894941
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 004641286789179170
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReq_C 00464128678377337730
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bSameSource_C 00464128678537095370956